

# 74SSTUB32868A

#### www.ti.com

SCAS846C-JULY 2007-REVISED MARCH 2009

# 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST

### **FEATURES**

- Member of the Texas Instruments Widebus+™ Family
- Pinout Optimizes DDR2 DIMM PCB Layout
- 1-to-2 Outputs Support Stacked DDR2 DIMMs
- One Device Per DIMM Required
- Chip-Select Inputs Gate the Data Outputs from Changing State and Minimizes System Power Consumption
- Output Edge-Control Circuitry Minimizes Switching Noise in an Unterminated Line
- Supports SSTL 18 Data Inputs
- Differential Clock (CLK and CLK) Inputs

- Supports LVCMOS Switching Levels on the Chip-Select Gate-Enable, Control, and RESET Inputs
- Checks Parity on DIMM-Independent Data
  Inputs
- Supports industrial temperature range (-40°C to 85°C)
- RESET Input Disables Differential Input Receivers, Resets All Registers, and Forces All Outputs Low, Except QERR

### APPLICATIONS

Heavily loaded DDR2 registered DIMM

## DESCRIPTION

This 28-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V  $V_{CC}$  operation. One device per DIMM is required to drive up to 18 stacked SDRAM loads or two devices per DIMM are required to drive up to 36 stacked SDRAM loads.

All inputs are SSTL\_18, except the chip-select gate-enable (CSGEN), control (C), and reset (RESET) inputs, which are LVCMOS. All outputs are edge-controlled circuits optimized for unterminated DIMM loads, and meet SSTL\_18 specifications, except the open-drain error (QERR) output.

The 74SSTUB32868A operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low.

The 74SSTUB32868A accepts a parity bit from the memory controller on the parity bit (PAR\_IN) input, compares it with the data received on the DIMM-independent D-inputs (D1-D5, D7, D9-D12, D17-D28 when C = 0; or D1-D12, D17-D20, D22, D24-D28 when C = 1) and indicates whether a parity error has occurred on the open-drain QERR pin (active low). The convention is even parity; that is, valid parity is defined as an even number of ones across the DIMM-independent data inputs combined with the parity input bit. To calculate parity, all DIMM-independent D-inputs must be tied to a known logic state.

The 74SSTUB32868A includes a parity checking function. Parity, which arrives one cycle after the data input to which it applies, is checked on the PAR\_IN input of the device. Two clock cycles after the data are registered, the corresponding QERR signal is generated.

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACK      | AGE <sup>(2)</sup> | ORDERABLE PART<br>NUMBER | TOP-SIDE MARKING |
|----------------|-----------|--------------------|--------------------------|------------------|
| -40°C to +85°C | TFBGA-ZRH | Tape and Reel      | 74SSTUB32868AZRHR        | SB868A           |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus+ is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### SCAS846C-JULY 2007-REVISED MARCH 2009

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **DESCRIPTION (CONTINUED)**

If an error occurs and the QERR output is driven low, it stays latched low for a minimum of two clock cycles or until RESET is driven low. If two or more consecutive parity errors occur, the QERR output is driven low and latched low for a clock duration equal to the parity error duration or until RESET is driven low. If a parity error occurs on the clock cycle before the device enters the low-power mode (LPM) and the QERR output is driven low, it stays latched low for the LPM duration plus two clock cycles or until RESET is driven low. The DIMM-dependent signals (DCKE0, DCKE1, DODT0, DODT1, DCS0 and DCS1) are not included in the parity check computation.

The C input controls the pinout configuration from register-A configuration (when low) to register-B configuration (when high). The C input should not be switched during normal operation. It should be hard-wired to a valid low or high level to configure the register in the desired mode.

In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CLK and CLK. Therefore, no timing relationship can be ensured between the two. When entering reset, the register is cleared and the data outputs is driven low quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register becomes active quickly, relative to the time to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the 74SSTUB32868A must ensure that the outputs remain low, thus ensuring no glitches on the output.

To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.

The device supports low-power standby operation. When  $\overrightarrow{\text{RESET}}$  is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (V<sub>REF</sub>) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low except QERR. The LVCMOS RESET and C inputs always must be held at a valid logic high or low level.

The device also supports low-power active operation by monitoring both system chip select ( $\overline{DCS0}$  and  $\overline{DCS1}$ ) and CSGEN inputs and will gate the Qn outputs from changing states when CSGEN,  $\overline{DCS0}$ , and  $\overline{DCS1}$  inputs are high. If CSGEN,  $\overline{DCS0}$  or  $\overline{DCS1}$  input is low, the Qn outputs function normally. Also, if both  $\overline{DCS0}$  and  $\overline{DCS1}$  inputs are high, the device will gate the  $\overline{QERR}$  output from changing states. If either  $\overline{DCS0}$  or  $\overline{DCS1}$  is low, the QERR output functions normally. The RESET input has priority over the  $\overline{DCS0}$  and  $\overline{DCS1}$  control and when driven low forces the Qn outputs low, and the QERR output high. If the chip-select control functionality is not desired, then the CSGEN input can be hard-wired to ground, in which case, the setup-time requirement for  $\overline{DCS0}$  and  $\overline{DCS1}$  only, then the CSGEN input should be pulled up to  $V_{CC}$  through a pullup resistor.

The two V<sub>REF</sub> pins (A5 and AB5) are connected together internally by approximately 150  $\Omega$ . However, it is necessary to connect only one of the two V<sub>REF</sub> pins to the external V<sub>REF</sub> power supply. An unused V<sub>REF</sub> pin should be terminated with a V<sub>REF</sub> coupling capacitor.

2

Copyright © 2007-2009, Texas Instruments Incorporated

TEXAS INSTRUMENTS

SCAS846C-JULY 2007-REVISED MARCH 2009

www.ti.com

### **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                                     |                    | VALUE                         | UNIT |
|------------------|---------------------------------------------------------------------|--------------------|-------------------------------|------|
| V <sub>CC</sub>  | Supply voltage range                                                |                    | -0.5 to 2.5                   | V    |
| VI               | Input voltage range (see notes $^{(2)}$ and $^{(3)}$ )              |                    | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| Vo               | Output voltage range (see notes <sup>(2)</sup> and <sup>(3)</sup> ) |                    | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| l <sub>IK</sub>  | Input clamp current ( $V_1 < 0$ , $V_1 > V_{CC}$ )                  |                    | ±50                           | mA   |
| I <sub>OK</sub>  | Output clamp current ( $V_I < 0$ , $V_O > V_{CC}$ )                 |                    | ±50                           | mA   |
| I <sub>O</sub>   | Continuous output current ( $V_0 = 0$ to $V_{CC}$ )                 |                    | ±50                           | mA   |
| I <sub>CC</sub>  | Continuous current through each V <sub>CC</sub> or GND              |                    | ±100                          | mA   |
| D                | Thermal resistance junction to embient (see note (4))               | No airflow         | 46.8                          |      |
| $R_{\theta JA}$  | Thermal resistance, junction-to-ambient (see note <sup>(4)</sup> )  | Airflow 200 ft/min | 42.9                          | k/W  |
| $R_{\theta JC}$  | Thermal resistance, junction-to-case (see note <sup>(4)</sup> )     | No airflow         | 17.9                          |      |
| T <sub>stg</sub> | Storage temperature range                                           |                    | -65 to +150                   | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(3) This value is limited to 2.5 V maximum.

(4) The package thermal impedance is calculated in accordance with JESD 51-7.

# **RECOMMENDED OPERATING CONDITIONS**

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                    |                                 |                           | MIN                       | NOM                 | MAX                       | UNIT |
|--------------------|---------------------------------|---------------------------|---------------------------|---------------------|---------------------------|------|
| SUPPLY             | VOLTAGES, CURRENTS AND 1        | EMPERATURE RANGE          |                           |                     |                           |      |
| V <sub>CC</sub>    | Supply voltage                  |                           | 1.7                       |                     | 1.9                       | V    |
| V <sub>REF</sub>   | Reference voltage               |                           | 0.49 x V <sub>CC</sub>    | $0.5 \times V_{CC}$ | 0.51 x V <sub>CC</sub>    | V    |
| V <sub>TT</sub>    | Termination voltage             |                           | V <sub>REF</sub> - 40 mV  | V <sub>REF</sub>    | V <sub>REF</sub> + 40 mV  | V    |
| VI                 | Input voltage                   |                           | 0                         |                     | V <sub>CC</sub>           | V    |
| VIH                | AC high-level input voltage     | Data inputs, DCSn, PAR_IN | V <sub>REF</sub> + 250 mV |                     |                           | V    |
| V <sub>IL</sub>    | AC low-level input voltage      | Data inputs, DCSn, PAR_IN |                           |                     | V <sub>REF</sub> - 250 mV | V    |
| VIH                | DC high-level input voltage     | Data inputs, DCSn, PAR_IN | V <sub>REF</sub> + 125 mV |                     |                           | V    |
| VIL                | DC low-level input voltage      | Data inputs, DCSn, PAR_IN |                           |                     | V <sub>REF</sub> - 125 mV | V    |
| VIH                | High-level input voltage        | RESET, CSGEN, C           | 0.65 × V <sub>CC</sub>    |                     |                           | V    |
| VIL                | Low-level input voltage         | RESET, CSGEN, C           |                           |                     | 0.35 × V <sub>CC</sub>    | V    |
| V <sub>ICR</sub>   | Common-mode input voltage range | CLK, CLK                  | 0.675                     |                     | 1.125                     | V    |
| V <sub>I(PP)</sub> | Peak-to-peak input voltage      | CLK, CLK                  | 0.6                       |                     |                           | V    |
| I <sub>OH</sub>    | High-level output current       | Q outputs                 |                           |                     | -12                       | mA   |
|                    |                                 | Q outputs                 |                           |                     | 12                        | 0    |
| I <sub>OL</sub>    | Low-level output current        | QERR output               | 30                        |                     |                           | mA   |
| T <sub>A</sub>     | Operating free-air temperature  |                           | -40                       |                     | 85                        | °C   |

(1) The RESET and Cn inputs of the device must be held at valid logic voltage levels (not floating) to ensure proper device operation. The differential inputs must not be floating unless RESET is low. See the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004 (available for download at www.ti.com.

SCAS846C-JULY 2007-REVISED MARCH 2009

## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

| I                    | PARAMETER                                                    | TEST CONDITION                                                                                                                                                                                                                                                                             |                    | V <sub>cc</sub> | MIN            | TYP <sup>(1)</sup> | MAX                | UNIT                         |  |
|----------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|----------------|--------------------|--------------------|------------------------------|--|
|                      | O autauta                                                    | I <sub>OH</sub> = -100 μA                                                                                                                                                                                                                                                                  |                    | 1.7 V to 1.9 V  | $V_{CC} - 0.2$ |                    |                    | N/                           |  |
| V <sub>OH</sub>      | Q outputs                                                    | I <sub>OH</sub> = -8 mA                                                                                                                                                                                                                                                                    |                    | 1.7 V           | 1.2            |                    |                    | V                            |  |
|                      | O sutruite                                                   | I <sub>OL</sub> = 100 μA                                                                                                                                                                                                                                                                   |                    | 1.7 V to 1.9 V  |                |                    | 0.2                |                              |  |
| V <sub>OL</sub>      | Q outputs                                                    | I <sub>OL</sub> = 8 mA                                                                                                                                                                                                                                                                     |                    | 1.7 V           |                |                    | 0.5                | V                            |  |
|                      | QERR                                                         | I <sub>OL</sub> = 25 mA                                                                                                                                                                                                                                                                    |                    | 1.7 V           |                |                    | 0.5                |                              |  |
|                      |                                                              | $V_I = GND$                                                                                                                                                                                                                                                                                |                    | 1.9 V           |                |                    | -5                 |                              |  |
| I <sub>I</sub>       | PAR_IN                                                       | $V_{I} = V_{CC}$                                                                                                                                                                                                                                                                           |                    |                 |                |                    | 25                 | μA                           |  |
|                      | All other inputs <sup>(2)</sup>                              | $V_{I} = V_{CC} \text{ or } GND$                                                                                                                                                                                                                                                           |                    |                 |                |                    | ±5                 |                              |  |
| I <sub>OZ</sub>      | QERR outputs                                                 | $V_{O} = V_{CC}$ or GND                                                                                                                                                                                                                                                                    |                    | 1.9 V           |                |                    | ±10                | μA                           |  |
|                      | Static standby <sup>(3)</sup>                                | RESET = GND                                                                                                                                                                                                                                                                                |                    |                 |                |                    | 200 <sup>(3)</sup> | μA                           |  |
| I <sub>CC</sub>      | Static operating                                             | $\overline{\text{RESET}} = V_{CC}, \text{ VI} = V_{IH(AC)} \text{ or } V_{IL(AC)}$                                                                                                                                                                                                         | $I_{O} = 0$        | 1.9 V           |                |                    | 80                 | mA                           |  |
|                      | Dynamic operating –<br>clock only                            | $\label{eq:RESET} \begin{array}{l} \overline{\text{RESET}} = V_{CC}, \ VI = V_{IH(AC)} \ \text{or} \\ V_{IL(AC)}, CLK \ \text{and} \ \overline{\text{CLK}} \ \text{switching} \\ 50\% \ \text{duty} \ \text{cycle} \end{array}$                                                            |                    |                 |                | 64                 |                    | μA/MHz                       |  |
| I <sub>CC(D)</sub>   | Dynamic operating -<br>per each data input                   | $\label{eq:RESET} \begin{array}{ c c c c } \hline RESET = V_{CC}, V_L = V_{IH(AC)} \text{ or } \\ V_{IL(AC)}, CLK \text{ and } CLK \text{ switching } \\ 50\% \text{ duty cycle, One data input } \\ \text{switching at one half clock } \\ \text{frequency, 50\% duty cycle} \end{array}$ | l <sub>O</sub> = 0 | 1.8 V           |                | 37                 |                    | μA/clock<br>MHz/<br>D inputs |  |
|                      | Chip-select-enabled<br>low-power active<br>mode – clock only | $\label{eq:RESET} \begin{array}{l} \overline{\text{RESET}} = V_{CC}, \ VI = V_{IH(AC)} \ \text{or} \\ V_{IL(AC)}, CLK \ \text{and} \ \overline{\text{CLK}} \ \text{switching} \\ 50\% \ \text{duty} \ \text{cycle} \end{array}$                                                            |                    |                 |                | 68                 |                    | μA/MHz                       |  |
| I <sub>CC(DLP)</sub> | Chip-select-enabled<br>low-power active<br>mode              | $\label{eq:RESET} \begin{array}{ c c c c } \hline RESET = V_{CC}, \ V_L = V_{IH(AC)} \ or \\ V_{IL(AC)}, \ CLK \ and \ CLK \ switching \\ 50\% \ duty \ cycle, \ One \ data \ input \\ switching \ at \ one \ half \ clock \\ frequency, \ 50\% \ duty \ cycle \end{array}$                | I <sub>O</sub> = 0 | 1.8 V           |                | 2.7                |                    | μA/clock<br>MHz/<br>D inputs |  |
| _                    | Data inputs, DCSn,<br>PAR_IN, CSGEN                          | $V_I = V_{REF} \pm 250 \text{ mV}$                                                                                                                                                                                                                                                         |                    |                 | 2              | 2.5                | 3                  |                              |  |
| CI                   | CLK, CLK                                                     | $V_{ICR} = 0.9 \text{ V}, V_{I(PP)} = 600 \text{ mV}$                                                                                                                                                                                                                                      |                    | 1.8 V           | 2              |                    | 3                  | pF                           |  |
|                      | RESET                                                        | $V_{I} = V_{CC}$ or GND                                                                                                                                                                                                                                                                    |                    |                 |                | 4                  |                    |                              |  |

All typical values are at V<sub>CC</sub> = 1.8 V, T<sub>A</sub> = +25°C.
 Each V<sub>REF</sub> pin (A5 or AB5) should be tested independently, with the other (untested) pin open.
 The maximum static standby current I<sub>CC</sub> is 100µA if the device is exposed to commercial temperature range (0°C to 70°C) only. For industrial temperature range (-40°C to 85°C) static I<sub>CC</sub> is 200µA.



SCAS846C-JULY 2007-REVISED MARCH 2009

|        | PACKAGE<br>(TOP VIEW)                   |    |                | Ter              | minal Ass       | ignment f       | or Registe       | er-A (C = 0     | )                |                  |
|--------|-----------------------------------------|----|----------------|------------------|-----------------|-----------------|------------------|-----------------|------------------|------------------|
|        | 1 2 3 4 5 6 7 8                         |    | 1              | 2                | 3               | 4               | 5                | 6               | 7                | 8                |
| A      | 00000000                                | Α  | D2             | D1               | С               | GND             | V <sub>REF</sub> | GND             | Q1A              | Q1B              |
| в      | 000000000                               | В  | D4             | D3               | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q2A              | Q2B              |
| с      | 000000000                               | с  | D6<br>(DCKE1)  | D5               | GND             | GND             | GND              | GND             | Q3A              | Q3B              |
| D      |                                         | D  | D8<br>(DCKE0)  | D7               | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q4A              | Q4B              |
| E<br>F |                                         | Е  | D9             | Q6A<br>(QCKE1A)  | GND             | GND             | GND              | GND             | Q5A              | Q5B              |
| G      | 000000000                               | F  | D10            | Q8A<br>(QCKE0A)  | V <sub>cc</sub> | V <sub>cc</sub> | V <sub>cc</sub>  | V <sub>cc</sub> | Q7A              | Q6B<br>(QCKE1B)  |
| H      | 000000000                               | G  | D11            | Q10A             | GND             | GND             | GND              | GND             | Q9A              | Q7B              |
| J      | 00000000                                | G  |                | QIUA             |                 |                 |                  | -               | Q9A              | Q7B<br>Q8B       |
| K<br>L | 000000000000000000000000000000000000000 | н  | D12            | Q12A             | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q11A             | (QCKE0B)         |
| м      | 0000000000                              | J  | D13<br>(DCS1)  | Q13A<br>(QCS1A)  | GND             | GND             | GND              | GND             | Q10B             | Q9B              |
| N<br>P |                                         | к  | D14<br>(DCS0)  | Q14A<br>(QCS0A)  | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q12B             | Q11B             |
| R      | 000000000                               | L  | CLK            | CSGEN            | PAR_IN          | GND             | GND              | GND             | Q14B<br>(QCS0B)  | Q13B<br>(QCS1B)  |
| T<br>U |                                         | м  | CLK            | RESET            | QERR            | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q15B<br>(QODT0B) | Q16B<br>(QODT1B) |
| v      | 0000000000                              | N  | D15<br>(DODT0) | Q15A<br>(QODT0A) | GND             | GND             | GND              | GND             | Q17B             | Q18B             |
| W<br>Y |                                         | Р  | D16<br>(DODT1) | Q16A<br>(QODT1A) | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q19B             | Q20B             |
|        |                                         | R  | D17            | Q17A             | GND             | GND             | GND              | GND             | Q18A             | Q21B             |
| AB     | 000000000                               | т  | D18            | Q19A             | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q20A             | Q22B             |
| I      |                                         | U  | D19            | Q21A             | GND             | GND             | GND              | GND             | Q22A             | Q23B             |
|        |                                         | v  | D20            | Q23A             | v <sub>cc</sub> | V <sub>CC</sub> | V <sub>cc</sub>  | v <sub>cc</sub> | Q24A             | Q24B             |
|        |                                         | w  | D21            | D22              | GND             | GND             | GND              | GND             | Q25A             | Q25B             |
|        |                                         | Y  | D23            | D24              | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q26A             | Q26B             |
|        |                                         | AA | D25            | D26              | GND             | GND             | GND              | GND             | Q27A             | Q27B             |
|        |                                         | AB | D27            | D28              | NC              | v <sub>cc</sub> | V <sub>REF</sub> | v <sub>cc</sub> | Q28A             | Q28B             |
|        |                                         |    |                |                  |                 |                 |                  |                 |                  |                  |

Each pin name in parentheses indicates the DDR2 DIMM signal name. Α.

NC - No internal connection. В.







SCAS846C-JULY 2007-REVISED MARCH 2009



www.ti.com



# Parity Logic Diagram for Register-A Configuration (Positive Logic); C = 0

Α

В

С

D

Е F

G

Н

J

Κ L

Μ

Ν

Ρ

R т

U

v W

Υ

AA AB

#### SCAS846C-JULY 2007-REVISED MARCH 2009

|                             |            |                    | PAC<br>TOP         |                    |             |                    |            |   |                | Ter                    | minal Ass       | ignment f       | or Registe       | er-B (C =       |
|-----------------------------|------------|--------------------|--------------------|--------------------|-------------|--------------------|------------|---|----------------|------------------------|-----------------|-----------------|------------------|-----------------|
| 1                           | 2          | 3                  | 4                  | 5                  | 6           | 7                  | 8          |   | 1              | 2                      | 3               | 4               | 5                | 6               |
| $\int_{\Omega}$             | $\bigcirc$ | ()                 | ()                 | ()                 | ()          | ()                 | $\bigcirc$ | A | D2             | D1                     | С               | GND             | V <sub>REF</sub> | GND             |
| ~                           | ~          | ~                  | ~                  | ~                  | -           | ~                  | Õ          | в | D4             | D3                     | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> |
| ()                          | $\bigcirc$ | $\bigcirc$         | $\bigcirc$         | $\bigcirc$         | ()          | ()                 | $\bigcirc$ | с | D6             | D5                     | GND             | GND             | GND              | GND             |
| $\bigcirc$                  | 0          | -                  | -                  | -                  | -           | -                  | $\bigcirc$ | D | D8             | D7                     | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | V <sub>CC</sub> |
| $\bigcirc$                  |            |                    |                    |                    | $\bigcirc$  |                    |            | E | D9             | Q6A                    | GND             | GND             | GND              | GND             |
| $\sim$                      | -          | ~                  | ~                  | -                  | ()          | ~                  | -          | F | D10            | Q8A                    | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> |
| -                           | $\bigcirc$ | ~                  | -                  | -                  | -           | ~                  | -          | G | D11            | Q10A                   | GND             | GND             | GND              | GND             |
| $\bigcirc$                  | -          | ~                  | -                  | -                  | $\bigcirc$  | _                  | $\bigcirc$ | н | D12            | Q12A                   | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | V <sub>cc</sub> |
| $\mathbf{\hat{\mathbf{O}}}$ | Õ          | $\tilde{\bigcirc}$ | $\tilde{\bigcirc}$ | $\tilde{\bigcirc}$ | $\tilde{(}$ | $\tilde{\bigcirc}$ | Õ          | J | D13<br>(DODT1) | Q13A<br>(DODT1A)       | GND             | GND             | GND              | GND             |
| $\left( \right)$            | 0          | ~                  | -                  | -                  | $\bigcirc$  | -                  | -          | к | D14<br>(DODT0) | Q14A<br>(QODT0A)       | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> |
| Ō                           | 0          | $\sim$             | 0                  | 0                  | 0           | $\sim$             | Õ          | L | CLK            | CSGEN                  | PAR_IN          | GND             | GND              | GND             |
| $\bigcirc$                  | 00         | ~                  | -                  | -                  | $\bigcirc$  | -                  | -          | м | CLK            | RESET                  | QERR            | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> |
| -                           | $\bigcirc$ | -                  | -                  | -                  | $\bigcirc$  | -                  | -          | N | D15<br>(DCS0)  | Q15A<br>(QCS0A)        | GND             | GND             | GND              | GND             |
| $\sim$                      | Õ          | $\tilde{\bigcirc}$ | $\tilde{\bigcirc}$ | Õ                  | Ō           | $\tilde{()}$       | Õ          | Р | D16<br>(DCS1)  | <u>Q16A</u><br>(QCS1A) | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> |
| $\bigcirc$                  | 0          | -                  | ~                  | -                  | $\bigcirc$  | -                  | $\bigcirc$ | R | D17            | Q17A                   | GND             | GND             | GND              | GND             |
| -                           | -          | -                  | $\tilde{\bigcirc}$ | $\tilde{\bigcirc}$ | Õ           | $\tilde{()}$       | Õ          | т | D18            | Q19A                   | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> |
| $\bigcirc$                  | 0          | ()                 | ()                 | $\bigcirc$         | $\bigcirc$  | ()                 | $\bigcirc$ | U | D19            | Q21A<br>(QCKE0A)       | GND             | GND             | GND              | GND             |
|                             |            |                    |                    |                    |             |                    |            | v | D20            | Q23A<br>(QCKE1A)       | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> |
|                             |            |                    |                    |                    |             |                    |            | w | D21<br>(DCKE0) | D22                    | GND             | GND             | GND              | GND             |
|                             |            |                    |                    |                    |             |                    |            |   |                |                        |                 |                 |                  |                 |

D23

(DCKE1) D25

D27

D24

D26

D28

V<sub>CC</sub>

GND

NC

Υ

AA AB Texas **INSTRUMENTS** 

7

Q1A

Q2A

Q3A

Q4A

Q5A

Q7A

Q9A

Q11A

Q10B

Q12B

Q14B

Q15B

(QCS0B)

Q17B

Q19B

Q18A

Q20A

Q22A

Q24A

Q25A

Q26A

Q27A

Q28A

V<sub>CC</sub>

GND

V<sub>REF</sub>

V<sub>CC</sub>

GND

 $v_{cc}$ 

V<sub>CC</sub>

GND

 $v_{cc}$ 

(QODT0B) (QODT1B)

(C = 1) 6

www.ti.com

8

Q1B

Q2B

Q3B

Q4B

Q5B

Q6B

Q7B

Q8B

Q9B

Q11B

Q13B

Q16B (QCS1B)

Q18B

Q20B

Q21B

(QCKE0B)

Q22B

Q23B

(QCKE1B)

Q24B

Q25B

Q26B

Q27B

Q28B

Submit Documentation Feedback

SCAS846C-JULY 2007-REVISED MARCH 2009



www.ti.com





### Parity Logic Diagram for Register-B Configuration (Positive Logic); C = 1



SCAS846C-JULY 2007-REVISED MARCH 2009



# Timing Diagram for 74SSTUB32868A During Start-Up (RESET Switches From L to H)

- A. After RESET is switched from low to high, all data and PAR\_IN input signals must be set and held low for a minimum time of t<sub>act</sub> max, to avoid a false error.
- B. If the data is clocked in on the n-clock pulse, the QERR output signal is generated on the n + 2 clock pulse, and it is valid on the n + 3 clock pulse.





### Timing Diagram for 74SSTUB32868A During Normal Operation (RESET = H)

A. If the data is clocked in on the n-clock pulse, the QERR output signal is generated on the n + 2 clock pulse, and it is valid on the n + 3 clock pulse. If an error occurs and the QERR output is driven low, it stays latched low for a minimum of two clock cycles or until RESET is driven low.





## Timing Diagram for 74SSTUB32868A During Shut-Down (RESET Switches From H to L)

A. After RESET is switched from high to low, all data and clock input signals must be held at logic levels (not floating) for a minimum time of t<sub>inact</sub> max, to avoid a false error.



### **TERMINAL FUNCTIONS**

| TERMINAL NAME         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                       | ELECTRICAL<br>CHARACTERISTICS  |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| GND                   | Ground                                                                                                                                                                                                                                                                                                                                                            | Ground input                   |
| V <sub>CC</sub>       | Power supply voltage                                                                                                                                                                                                                                                                                                                                              | 1.8 V nominal                  |
| V <sub>REF</sub>      | Input reference voltage                                                                                                                                                                                                                                                                                                                                           | 0.9 V nominal                  |
| CLK                   | Positive master clock input                                                                                                                                                                                                                                                                                                                                       | Differential input             |
| CLK                   | Negative master clock input                                                                                                                                                                                                                                                                                                                                       | Differential input             |
| С                     | Configuration control input - Register A or Register B                                                                                                                                                                                                                                                                                                            | LVCMOS input                   |
| RESET                 | Asynchronous reset input – resets registers and disables V <sub>REF</sub> , data and clock differential-input receivers. When RESET is low, all the Q outputs are forced low and the QERR output is forced high.                                                                                                                                                  | LVCMOS input                   |
| CSGEN                 | Chip select gate enable. When high, $D1-D28^{(1)}$ inputs are latched only when at least one chip select input is low during the rising edge of the clock. When low, the $D1-D28^{(1)}$ inputs are latched and redriven on every rising edge of the clock.                                                                                                        | LVCMOS input                   |
| D1-D28                | Data input. Data are clocked in on the crossing of the rising edge of CLK and the falling edge of CLK                                                                                                                                                                                                                                                             | SSTL_18 input                  |
| DCS0, DCS1            | Chip select inputs. These pins initiate DRAM address/command decodes, and as such at least one will be low when a valid address/command is present. The Register can be programmed to redrive all D inputs (CSGEN high) only when at least one chip select input is low. If CSGEN, DCS0, and DCS1 inputs are high, D1–D28 <sup>(2)</sup> inputs will be disabled. | SSTL_18 input                  |
| DODT0, DODT1          | The outputs of this register bit will not be suspended by the DCS0 and DCS1 control.                                                                                                                                                                                                                                                                              | SSTL_18 input                  |
| DCKE0, DEKE1          | The outputs of this register bit will not be suspended by the DCS0 and DCS1 control.                                                                                                                                                                                                                                                                              | SSTL_18 input                  |
| PAR_IN                | Parity input. The parity input arrives one clock cycle after the corresponding data input. Pulldown resistor of typical $150k\Omega$ to GND.                                                                                                                                                                                                                      | SSTL_18 input with<br>pulldown |
| Q1-Q28 <sup>(3)</sup> | Data outputs that are suspended by the DCS0 and DCS1 control.                                                                                                                                                                                                                                                                                                     | 1.8 V CMOS output              |
| QCS0, QCS1            | Data output that will not be suspended by the DCS0 and DCS1 control.                                                                                                                                                                                                                                                                                              | 1.8 V CMOS output              |
| QODT0, QODT1          | Data output that will not be suspended by the DCS0 and DCS1 control.                                                                                                                                                                                                                                                                                              | 1.8 V CMOS output              |
| QCKE0, QEKE1          | Data output that will not be suspended by the DCS0 and DCS1 control.                                                                                                                                                                                                                                                                                              | 1.8 V CMOS output              |
| QERR                  | Output error bit. This bit is generated two clock cycles after the corresponding data is registered.                                                                                                                                                                                                                                                              | Open-drain output              |
| NC                    | No internal connection                                                                                                                                                                                                                                                                                                                                            |                                |

(1) Data inputs = D1-D5, D7, D9-D12, D17-D28 when C = 0.

- Data inputs = D1-D12, D17-D20, D22, D24-D28 when C = 1.
- Data inputs = D1-D5, D7, D9-D12, D17-D28 when C = 0. Data inputs = D1-D12, D17-D20, D22, D24-D28 when C = 1. (2)
- (3)
- Data outputs = Q1-Q5, Q7, Q9-Q12, Q17-Q28 when C = 0. Data outputs = Q1-Q12, Q17-Q20, Q22, Q24-Q28 when C = 1.

NSTRUMENTS

www.ti.com

XΔS

SCAS846C-JULY 2007-REVISED MARCH 2009

|       |               |               | INPUTS        |                  |               |                        |       | OUT                   | PUTS           |                       |  |
|-------|---------------|---------------|---------------|------------------|---------------|------------------------|-------|-----------------------|----------------|-----------------------|--|
| RESET | DCS0          | DCS1          | CSGEN         | CLK              | CLK           | dn,<br>DODTn,<br>DCKEn | Qn    | QCS0                  | QCS1           | QODT,<br>QCKE         |  |
| Н     | L             | L             | Х             | <b>↑</b>         | $\downarrow$  | L                      | L     | L                     | L              | L                     |  |
| н     | L             | L             | Х             | <b>↑</b>         | $\downarrow$  | Н                      | Н     | L                     | L              | Н                     |  |
| н     | L             | L             | Х             | L or H           | L or H        | Х                      | $Q_0$ | <b>Q</b> <sub>0</sub> | $Q_0$          | <b>Q</b> <sub>0</sub> |  |
| н     | L             | Н             | Х             | <b>↑</b>         | $\downarrow$  | L                      | L     | L                     | н              | L                     |  |
| н     | L             | Н             | Х             | Ť                | $\downarrow$  | Н                      | Н     | L                     | н              | Н                     |  |
| н     | L             | Н             | Х             | L or H           | L or H        | Х                      | $Q_0$ | <b>Q</b> <sub>0</sub> | $Q_0$          | <b>Q</b> <sub>0</sub> |  |
| н     | н             | L             | Х             | Ť                | $\downarrow$  | L                      | L     | Н                     | L              | L                     |  |
| н     | н             | L             | Х             | Ť                | $\downarrow$  | Н                      | Н     | Н                     | L              | Н                     |  |
| н     | н             | L             | Х             | L or H           | L or H        | Х                      | $Q_0$ | <b>Q</b> <sub>0</sub> | $Q_0$          | <b>Q</b> <sub>0</sub> |  |
| н     | н             | н             | L             | <b>↑</b>         | $\downarrow$  | L                      | L     | н                     | н              | L                     |  |
| н     | н             | н             | L             | <b>↑</b>         | $\downarrow$  | н                      | н     | н                     | н              | н                     |  |
| н     | н             | Н             | L             | L or H           | L or H        | Х                      | $Q_0$ | <b>Q</b> <sub>0</sub> | Q <sub>0</sub> | <b>Q</b> <sub>0</sub> |  |
| н     | н             | Н             | Н             | Ť                | $\downarrow$  | L                      | $Q_0$ | Н                     | н              | L                     |  |
| н     | н             | Н             | н             | <b>↑</b>         | $\downarrow$  | н                      | $Q_0$ | н                     | н              | н                     |  |
| н     | н             | н             | н             | L or H           | L or H        | Х                      | $Q_0$ | <b>Q</b> <sub>0</sub> | Q <sub>0</sub> | Q <sub>0</sub>        |  |
| L     | X or floating | X or floating | X or floating | X or<br>floating | X or floating | L                      | L     | L                     | L              | L                     |  |

#### **FUNCTION TABLE**

#### PARITY AND STANDBY FUNCTION

|       |               |               | INPUTS        |               |                             |                       | OUTPUTS             |
|-------|---------------|---------------|---------------|---------------|-----------------------------|-----------------------|---------------------|
| RESET | CLK           | CLK           | DCS0          | DCS1          | Σ OF INPUTS = H<br>D1 - D22 | PAR_IN <sup>(1)</sup> | QERR <sup>(2)</sup> |
| Н     | ↑             | Ļ             | L             | Х             | Even                        | L                     | Н                   |
| Н     | ↑             |               | L             | Х             | Odd                         | L                     | L                   |
| н     | ↑             | $\downarrow$  | L             | Х             | Even                        | н                     | L                   |
| н     | ↑             | $\downarrow$  | L             | Х             | Odd                         | н                     | н                   |
| н     | ↑             | Ļ             | Х             | L             | Even                        | L                     | н                   |
| н     | ↑             | Ļ             | Х             | L             | Odd                         | L                     | L                   |
| н     | ↑             | Ļ             | Х             | L             | Even                        | н                     | L                   |
| н     | ↑             | Ļ             | Х             | L             | Odd                         | н                     | н                   |
| н     | ↑             | Ļ             | н             | н             | Х                           | Х                     | QERR 0 (3)          |
| Н     | L or H        | L or H        | Х             | Х             | Х                           | Х                     | QERR 0              |
| L     | X or floating | X or floating | X or floating | X or floating | Х                           | X or floating         | н                   |

 PAR\_IN arrives one clock cycle after the data to which it applies.
 This transition assumes that QERR is high at the crossing of CLK going high and CLK going low. If QERR goes low, it stays latched low for a minimum of two clock cycles or until RESET is driven low. If two or more consecutive errors occur, the QERR output is driven low and latched low for a clock duration equal to the parity error duration or until RESET is driven low. For QERR computation, CSGEN is a do not care.

 (3) If DCS0, DCS1 and CSGEN are driven high, the device is placed in a low-power mode (LPM). If a parity error occurs on the clock cycle before the device enters the LPM and the QERR output is driven low, it stays latched low for the LPM duration plus two clock cycles or until RESET is driven low.



### TIMING REQUIREMENTS

Over recommended ranges of supply voltage, load, and operating free-air temperature (see Figure 1 and Note <sup>(1)</sup>)

|                      |                       |                                                                                                 | V <sub>CC</sub> = 1.8 V ± | ±0.1 V |      |
|----------------------|-----------------------|-------------------------------------------------------------------------------------------------|---------------------------|--------|------|
|                      |                       |                                                                                                 | MIN                       | MAX    | UNIT |
| f <sub>(clock)</sub> | Clock frequency       |                                                                                                 |                           | 410    | MHz  |
| t <sub>w</sub>       | Pulse duration, CL    | K, CLK high or low                                                                              | 1                         |        | ns   |
| t <sub>act</sub>     | Differential inputs   | active time (see Note <sup>(2)</sup> )                                                          |                           | 10     | ns   |
| t <sub>inact</sub>   | Differential inputs i | inactive time (see Note <sup>(3)</sup> )                                                        |                           | 15     | ns   |
| inact                |                       | $\overline{\text{DCSn}}$ before CLK $\uparrow$ , $\overline{\text{CLK}}\downarrow$ , CSGEN high | 600                       |        |      |
|                      | Catura tima           | DCSn before CLK↑, CLK↓, CSGEN low                                                               | 500                       |        |      |
| t <sub>su</sub>      | Setup time            | DODTn, DCKEn, and Data before $CLK\uparrow$ , $\overline{CLK}\downarrow$                        | 500                       |        | ps   |
|                      |                       | PAR_IN before CLK↑, CLK↓                                                                        | 500                       |        |      |
|                      | Lold time             | DCSn, DODTn, DCKEn, and Data after CLK $\uparrow$ , $\overline{CLK}\downarrow$                  | 400                       |        |      |
| tsu<br>th            | Hold time             | PAR_IN after CLK↑, CLK↓                                                                         | 400                       |        | ps   |

All inputs slew rate is 1 V/ns ±20% (1)

(2)

 $V_{REF}$  must be held at a valid input level and data inputs must be held low for a minimum time of  $t_{act}$  max, after RESET is taken high.  $V_{REF}$ , data, and clock inputs must be held at valid voltage levels (not floating) for a minimum time of  $t_{inact}$  max, after RESET is taken low. (3)

# SWITCHING CHARACTERISTICS

Over recommended ranges of supply voltage, load, and operating free-air temperature (unless otherwise noted)

|                                                          |              |             | V <sub>CC</sub> = 1.8 V ± | 0.1 V |      |
|----------------------------------------------------------|--------------|-------------|---------------------------|-------|------|
| PARAMETER                                                | FROM (INPUT) | TO (OUTPUT) | MIN                       | MAX   | UNIT |
| f <sub>max</sub> (see Figure 2)                          |              |             | 410                       |       | MHz  |
| $t_{pdm}$ <sup>(1)</sup> (production test, see Figure 1) | CLK and CLK  | Q           | 0.5                       | 1.0   | ns   |
| t <sub>PLH</sub> (see Figure 4)                          | CLK and CLK  | QERR        | 1.2                       | 3     | ns   |
| t <sub>PHL</sub> (see Figure 4)                          |              | QERK        | 1                         | 2.4   |      |
| t <sub>RPHL</sub> <sup>(2)</sup> (see Figure 2)          | RESET        | Q           |                           | 3     | ns   |
| t <sub>RPLH</sub> (see Figure 4)                         | RESET        | QERR        |                           | 3     | ns   |

The typical difference between min and max does not exceed 400 ps. (1)

(2)Includes 350-ps test-load transmission line delay.

# **OUTPUT SLEW RATES**

over operating free-air temperature range (unless otherwise noted) (see Figure 3)

|                        |            |             | V <sub>CC</sub> = 1.8 V ±0 | .1 V |      |
|------------------------|------------|-------------|----------------------------|------|------|
| PARAMETER              | FROM       | TO (OUTPUT) | MIN                        | MAX  | UNIT |
| dV/dt_r                | 20%        | 80%         | 1                          | 5    | V/ns |
| dV/dt_f                | 80%        | 20%         | 1                          | 5    | V/ns |
| $dV/dt_{\Delta^{(1)}}$ | 20% to 80% | 20% to 80%  |                            | 1    | V/ns |

(1) The difference between dV/dr\_r (rising edge rate) and dV/dt\_f (falling edge).



SCAS846C-JULY 2007-REVISED MARCH 2009



#### PARAMETER MEASUREMENT INFORMATION



| Table 1. Propagation Delay | (Design Goal as | per JEDEC Specification) |
|----------------------------|-----------------|--------------------------|
|                            |                 |                          |

|                                   |              |             | V <sub>CC</sub> = 1.8 V ± | D.1 V |      |
|-----------------------------------|--------------|-------------|---------------------------|-------|------|
| PARAMETER                         | FROM (INPUT) | TO (OUTPUT) | MIN                       | MAX   | UNIT |
| t <sub>pdm</sub> <sup>(1)</sup>   | CLK and CLK  | Q           | 1.1                       | 1.5   | ns   |
| t <sub>pdmss</sub> <sup>(1)</sup> | CLK and CLK  | Q           |                           | 1.6   | ns   |

(1) Includes 350-ps test-load transmission line delay.

# 74SSTUB32868A

#### SCAS846C-JULY 2007-REVISED MARCH 2009



- B.  $I_{CC}$  tested with clock and data inputs held at  $V_{CC}$  or GND, and  $I_{O}$  = 0 mA.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ , input slew rate = 1 V/ns ±20% (unless otherwise noted).
- D. The outputs are measured one at a time with one transition per measurement.
- E.  $V_{REF} = V_{CC}/2$
- F.  $V_{IH} = V_{REF} + 250 \text{ mV}$  (ac voltage levels) for differential inputs.  $V_{IH} = V_{CC}$  for LVCMOS input.
- G.  $V_{IL} = V_{REF} 250 \text{ mV}$  (ac voltage levels) for differential inputs.  $V_{IL} = GND$  for LVCMOS input.
- $\mathsf{H}. \quad \mathsf{V}_{\mathsf{I}(\mathsf{PP})} = 600 \ \mathsf{mV}.$

18

I.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Submit Documentation Feedback

# Figure 2. Data Output Load Circuit and Voltage Waveforms



# 74SSTUB32868A



#### www.ti.com

SCAS846C-JULY 2007-REVISED MARCH 2009



B. All input pulses are supplied by generators having the following characteristics:  $PRR \le 10 \text{ MHz}, Z_0 = 50 \Omega$ , input slew rate = 1 V/ns ±20% (unless otherwise specified).







- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq 10$  MHz, Z<sub>0</sub> = 50  $\Omega$ , input slew rate = 1 V/ns ±20% (unless otherwise specified).
- $C. \quad t_{\mathsf{PLH}} \text{ and } t_{\mathsf{PHL}} \text{ are the same as } t_{\mathsf{pd}}.$

### Figure 4. Error Output Load Circuit and Voltage Waveforms



24-Dec-2014

# PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| 74SSTUB32868AZRHR | ACTIVE | NFBGA        | ZRH     | 176  | 1000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 85    | SB868A         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

24-Dec-2014

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| 74SSTUB32868AZRHR           | NFBGA           | ZRH                | 176  | 1000 | 330.0                    | 24.4                     | 6.3        | 15.3       | 1.65       | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-May-2017



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74SSTUB32868AZRHR | NFBGA        | ZRH             | 176  | 1000 | 336.6       | 336.6      | 31.8        |

ZRH (R-PBGA-N176)

PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Complies to JEDEC MO-246 variation B.
- D. This package is lead-free. Refer to the 176 GRH package (drawing 4205824) for tin-lead (SnPb).



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated