## FEATURES

- Low noise: $0.3 \mu \mathrm{~V}$ p-p at 0.1 Hz to 10 Hz
- Low nonlinearity: $0.003 \%(G=1)$
- High CMRR: $120 \mathrm{~dB}(\mathrm{G}=1000)$
- Low offset voltage: $50 \mu \mathrm{~V}$
- Low offset voltage drift: $0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- Gain bandwidth product: 25 MHz
- Pin programmable gains of $1,10,100,1000$
- Input protection, power-on/power-off
- No external components required
- Internally compensated
- MIL-STD-883B and chips available
- 16-lead ceramic DIP and SOIC packages and 20-terminal leadless chip carrier available
- Available in tape and reel in accordance with EIA-481A standard
- Standard military drawing also available


## GENERAL DESCRIPTION

The AD524 is a precision monolithic instrumentation amplifier designed for data acquisition applications requiring high accuracy under worst-case operating conditions. An outstanding combination of high linearity, high common-mode rejection, low offset voltage drift, and low noise makes the AD524 suitable for use in many data acquisition systems. The AD524 has an output offset voltage drift of less than $25 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, input offset voltage drift of less than $0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}, \mathrm{CMR}$ above 90 dB at unity gain ( 120 dB at $\mathrm{G}=1000$ ), and maximum nonlinearity of $0.003 \%$ at $\mathrm{G}=1$. The gain bandwidth product of the AD524 is $25 \mathrm{kHz}(\mathrm{G}=1000)$. The output slew rate of $5 \mathrm{~V} / \mu \mathrm{s}$ and settling time of $15 \mu \mathrm{~s}$ to $0.01 \%$ for gains of 1 to 100 , makes it suitable for high speed data acquisition systems.
As a complete amplifier, the AD524 does not require any external components for fixed gains of $1,10,100$, and 1000 . For other gain settings between 1 and 1000, only a single resistor is required. The AD524 input is fully protected for both power-on and power-off fault conditions. The AD524 is available in four versions of accuracy and operating temperature range. The economical A grade, the low drift B grade, and lower drift, higher linearity C grade are specified from $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. The S grade guarantees performance to specification over the extended temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. The AD524 is available in a 16 -lead ceramic DIP, 16 -lead SBDIP, 16 -lead SOIC wide packages, and 20-terminal leadless chip carrier.

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

## PRODUCT HIGHLIGHTS

1. Guaranteed low offset voltage, low offset voltage drift, and low noise for precision high gain applications.
2. Functionally complete with pin programmable gains of 1,10 , 100, and 1000, and single resistor-programmable for any gain.
3. Input and output offset nulling terminals are provided for high precision applications and to minimize offset voltage changes in gain ranging applications.
4. Input protected for both power-on and power-off fault conditions.
5. Superior dynamic performance with a gain bandwidth product of 25 MHz , full power response of 75 kHz and a settling time of 15 $\mu \mathrm{s}$ to $0.01 \%$ of a 20 V step ( $\mathrm{G}=100$ ).

## TABLE OF CONTENTS

Features ..... 1
Functional Block Diagram ..... 1
General Description1
Product Highlights1
Specifications3
Absolute Maximum Ratings ..... 7
Connection Diagrams ..... 7
ESD Caution. ..... 7
Typical Performance Characteristics ..... 8
Test Circuits. ..... 13
Theory of Operation. ..... 14
Input Protection. ..... 14
Input Offset and Output Offset ..... 14
Gain ..... 15
Input Bias Currents. ..... 16
Common-Mode Rejection. ..... 16
Grounding ..... 17
Sense Terminal ..... 17
Reference Terminal. ..... 17
Programmable Gain ..... 19
Auto-Zero Circuits. ..... 19
Error Budget Analysis. ..... 20
References ..... 21
Outline Dimensions. ..... 22
Ordering Guide. ..... 23

## REVISION HISTORY

## 2/2023—Rev. G to Rev. H

Change to Output Offset Voltage vs. Temperature Parameter, Table 2 ..... 5
Reorganized Typical Performance Characteristics Section ..... 8
Updated Outline Dimensions ..... 22
Changes to Ordering Guide ..... 23

## SPECIFICATIONS

At $V_{S}= \pm 15 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega$ and $T_{A}=+25^{\circ} \mathrm{C}$, unless otherwise noted.
All min and max specifications are guaranteed.
Table 1.


## SPECIFICATIONS

Table 1. (Continued)


1 Does not include effects of external resistor, $\mathrm{R}_{\mathrm{G}}$.
2 Tested on all production units at the final electrical test. Results from those tests are used to calculate outgoing quality levels.
${ }^{3} V_{O L}$ is the maximum differential input voltage at $G=1$ for specified nonlinearity. $V_{D L}$ at the maximum $=10 \mathrm{~V} / G . V_{D}=$ actual differential input voltage. Example: $G=10, V_{D}=$ $0.50 . \mathrm{V}_{\mathrm{CM}}=12 \mathrm{~V}-(10 / 2 \times 0.50 \mathrm{~V})=9.5 \mathrm{~V}$.

## SPECIFICATIONS

Table 2.


## SPECIFICATIONS

Table 2. (Continued)

|  | AD524C |  |  | AD524S |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Min | Typ | Max | Min | Typ | Max | Unit |
| OUTPUT RATING $V_{\text {OUT }}, R_{L}=2 \mathrm{k} \Omega$ |  | $\pm 10$ |  |  | $\pm 10$ |  | V |
| DYNAMIC RESPONSE <br> Small Signal - 3 dB $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ <br> Slew Rate <br> Settling Time to 0.01\%, 20 V Step $\begin{aligned} & G=1 \text { to } 100 \\ & G=1000 \end{aligned}$ |  | $\begin{aligned} & 1 \\ & 400 \\ & 150 \\ & 25 \\ & 5.0 \\ & 15 \\ & 75 \end{aligned}$ |  |  | $\begin{aligned} & 1 \\ & 400 \\ & 150 \\ & 25 \\ & 5.0 \\ & 15 \\ & 15 \\ & 75 \end{aligned}$ |  | MHz <br> kHz <br> kHz <br> kHz <br> V/ $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> us |
| NOISE <br> Voltage Noise, 1 kHz <br> RTI <br> RTO <br> RTI, 0.1 Hz to 10 Hz <br> G $=1$ <br> $G=10$ <br> $G=100,1000$ <br> Current Noise 0.1 Hz to 10 Hz |  | $\begin{aligned} & 7 \\ & 90 \\ & \\ & 15 \\ & 2 \\ & 0.3 \\ & 60 \end{aligned}$ |  |  | 7 <br> 90 <br> 15 <br> 2 <br> 0.3 <br> 60 |  | $\mathrm{nV} / \mathrm{Hzz}$ <br> nVVHz <br> $\mu \vee p-p$ <br> $\mu \vee p-p$ <br> $\mu \vee p-p$ <br> pA p-p |
| SENSE INPUT <br> $\mathrm{R}_{\mathrm{IN}}$ <br> $I_{\mathrm{N}}$ <br> Voltage Range <br> Gain to Output | $\pm 10$ | $\begin{aligned} & 20 \\ & 15 \\ & 1 \end{aligned}$ |  | $\pm 10$ | $\begin{aligned} & 20 \\ & 15 \\ & 1 \end{aligned}$ |  | $\begin{aligned} & k \Omega \pm 20 \% \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \\ & \% \end{aligned}$ |
| REFERENCE INPUT <br> $\mathrm{R}_{\mathrm{IN}}$ <br> $I_{N}$ <br> Voltage Range <br> Gain to Output | 10 | $\begin{aligned} & 40 \\ & 15 \\ & 1 \end{aligned}$ |  | 10 | $\begin{aligned} & 40 \\ & 15 \\ & 1 \end{aligned}$ |  | $\begin{aligned} & k \Omega \pm 20 \% \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \\ & \% \end{aligned}$ |
| TEMPERATURE RANGE <br> Specified Performance Storage | $\begin{aligned} & -25 \\ & -65 \end{aligned}$ |  | $\begin{aligned} & +85 \\ & +150 \end{aligned}$ | $\begin{aligned} & -55 \\ & -65 \end{aligned}$ |  | $\begin{aligned} & +85 \\ & +150 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| POWER SUPPLY <br> Power Supply Range Quiescent Current | $\pm 6^{2}$ | $\begin{aligned} & \pm 15 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & \pm 18^{2} \\ & 5.0^{2} \end{aligned}$ | $\pm 6^{2}$ | $\begin{aligned} & \pm 15 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & \pm 18^{2} \\ & 5.0^{2} \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \end{aligned}$ |

${ }^{1}$ Does not include effects of external resistor $R_{G}$.
2 Tested on all production units at the final electrical test. Results from those tests are used to calculate outgoing quality levels.
${ }^{3} V_{O L}$ is the maximum differential input voltage at $G=1$ for specified nonlinearity. $V_{D L}$ at the maximum $=10 \mathrm{~V} / G . V_{D}=$ actual differential input voltage. Example: $G=10, V_{D}=$ $0.50 . \mathrm{V}_{\mathrm{CM}}=12 \mathrm{~V}-(10 / 2 \times 0.50 \mathrm{~V})=9.5 \mathrm{~V}$.

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| Internal Power Dissipation | 450 mW |
| Input Voltage $^{1}$ |  |
| $\quad$ (Either Input Simultaneously) $\left\|V_{I N}\right\|+\left\|V_{S}\right\|$ | $<36 \mathrm{~V}$ |
| Output Short-Circuit Duration | Indefinite |
| Storage Temperature Range |  |
| (R) | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| (D, E) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| AD524A/AD524B/AD524C | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| $\quad$ AD524S | $+300^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 60 sec ) |  |

1 Maximum input voltage specification refers to maximum voltage to which either input terminal may be raised with or without device power applied. For example, with $\pm 18$ volt supplies maximum, $\mathrm{V}_{\mathrm{IN}}$ is $\pm 18 \mathrm{~V}$; with zero supply voltage maximum, $\mathrm{V}_{\mathbb{N}}$ is $\pm 36 \mathrm{~V}$.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.


Figure 2. Metallization Photograph Contact factory for latest dimensions; Dimensions shown in inches and (mm)

## CONNECTION DIAGRAMS



Figure 3. Ceramic (D) and SOIC (RW-16 and D-16) Packages


Figure 4. Leadless Chip Carrier (E)

## ESD CAUTION



## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Input Voltage Range vs. Supply Voltage, G = 1


Figure 6. Output Voltage Swing vs. Supply Voltage


Figure 7. Output Voltage Swing vs. Load Resistance


Figure 8. Quiescent Current vs. Supply Voltage


Figure 9. Input Bias Current vs. Supply Voltage


Figure 10. Input Bias Current vs. Temperature

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 11. Input Bias Current vs. Input Voltage


Figure 12. Offset Voltage, RTI, Turn-On Drift


Figure 13. Gain vs. Frequency


Figure 14. CMRR vs. Frequency, RTI, Zero to 1000 Source Imbalance


Figure 15. Large Signal Frequency Response


Figure 16. Slew Rate vs. Gain


Figure 17. Positive PSRR vs. Frequency


Figure 18. Negative PSRR vs. Frequency


Figure 19. RTI Noise Spectral Density vs. Gain


Figure 20. Input Current Noise vs. Frequency


Figure 21. Low Frequency Noise, G = $1($ System Gain = 1000)


Figure 22. Low Frequency Noise, G = 1000 (System Gain $=100,000$ )


Figure 23. Settling Time, Gain = 1


Figure 24. Settling Time, Gain = 10


Figure 25. Settling Time, Gain $=100$


Figure 26. Settling Time, Gain $=1000$


Figure 27. Large Signal Pulse Response and Settling Time, Gain =1


Figure 28. Large Signal Pulse Response and Settling Time, Gain = 10

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 29. Large Signal Pulse Response and Settling Time, Gain = 100


Figure 30. Large Signal Pulse Response and Settling Time, Gain $=1000$

## TYPICAL PERFORMANCE CHARACTERISTICS

## TEST CIRCUITS



Figure 31. Settling Time Test Circuit


Figure 32. Simplified Circuit of Amplifier; Gain is Defined as ((R56 + R57))( $\left.\left.R_{G}\right)\right)+1$; For a Gain of 1, $R_{G}$ is an Open Circuit

## THEORY OF OPERATION

The AD524 is a monolithic instrumentation amplifier based on the classic 3 -op amp circuit. The advantage of monolithic construction is the closely matched components that enhance the performance of the input preamplifier. The preamplifier section develops the programmed gain by the use of feedback concepts. The programmed gain is developed by varying the value of $R_{G}$ (smaller values increase the gain) while the feedback forces the collector currents (Q1, Q2, Q3, and Q4) to be constant, which impresses the input voltage across $\mathrm{R}_{\mathrm{G}}$.

As $R_{G}$ is reduced to increase the programmed gain, the transconductance of the input preamplifier increases to the transconductance of the input transistors. This has three important advantages. First, this approach allows the circuit to achieve a very high open-loop gain of $3 \times 10^{8}$ at a programmed gain of 1000 , thus reducing gain-related errors to a negligible 30 ppm . Second, the gain bandwidth product, which is determined by C 3 or C 4 and the input transconductance, reaches 25 MHz . Third, the input voltage noise reduces to a value determined by the collector current of the input transistors for an RTI noise of $7 \mathrm{nV} / \mathrm{VHz}$ at $\mathrm{G}=1000$.

## INPUT PROTECTION

As interface amplifiers for data acquisition systems, instrumentation amplifiers are often subjected to input overloads, that is, voltage levels in excess of the full scale for the selected gain range. At low gains ( 10 or less), the gain resistor acts as a current limiting element in series with the inputs. At high gains, the lower value of
$\mathrm{R}_{\mathrm{G}}$ does not adequately protect the inputs from excessive currents. Standard practice is to place series limiting resistors in each input, but to limit input current to below 5 mA with a full differential overload ( 36 V ) requires over $7 \mathrm{k} \Omega$ of resistance, which adds 10 nV Hzz of noise. To provide both input protection and low noise, a special series protection FET is used.

A unique FET design was used to provide a bidirectional current limit, thereby protecting against both positive and negative overloads. Under nonoverload conditions, three channels $\left(\mathrm{CH}_{2}, \mathrm{CH}_{3}\right.$, $\mathrm{CH}_{4}$ ) act as a resistance ( $\approx 1 \mathrm{k} \Omega$ ) in series with the input as before. During an overload in the positive direction, a fourth channel, $\mathrm{CH}_{1}$, acts as a small resistance ( $\approx 3 \mathrm{k} \Omega$ ) in series with the gate, which draws only the leakage current, and the FET limits loss. When the FET enhances under a negative overload, the gate current must go through the small FET formed by $\mathrm{CH}_{1}$ and when this FET goes into saturation, the gate current is limited and the main FET goes into controlled enhancement. The bidirectional limiting holds the maximum input current to 3 mA over the 36 V range.

## INPUT OFFSET AND OUTPUT OFFSET

Voltage offset specifications are often considered a figure of merit for instrumentation amplifiers. While initial offset may be adjusted to zero, shifts in offset voltage due to temperature variations causes errors. Intelligent systems can often correct this factor with an autozero cycle, but there are many small-signal high-gain applications that do not have this capability.


Figure 33. Noise Test Circuit

## THEORY OF OPERATION

Voltage offset and drift comprise two components each; input and output offset and offset drift. Input offset is the component of offset that is directly proportional to gain, that is, input offset as measured at the output at $G=100$ is 100 times greater than at $G=1$. Output offset is independent of gain. At low gains, output offset drift is dominant, at high gains, input offset drift dominates. Therefore, the output offset voltage drift is normally specified as drift at $\mathrm{G}=1$ (where input effects are insignificant), whereas input offset voltage drift is given by drift specification at a high gain (where output offset effects are negligible). All input related numbers are referred to the input (RTI) that is the effect on the output is G times larger. Voltage offset vs. power supply is also specified at one or more gain settings and is also RTI.
By separating these errors, one can evaluate the total error independent of the gain setting used. In a given gain configuration, both errors can be combined to give a total error referred to the input (RTI) or output (RTO) by the following formulas:

Total error RTI = input error + (output error/gain)
Total error RTO = (gain $\times$ input error) + output error
As an illustration, a typical AD524 might have a $+250 \mu \mathrm{~V}$ output offset and a $-50 \mu \mathrm{~V}$ input offset. In a unity gain configuration, the total output offset would be $200 \mu \mathrm{~V}$ or the sum of the two. At a gain of 100 , the output offset would be -4.75 mV or: $+250 \mu \mathrm{~V}+100(-50$ $\mu \mathrm{V})=-4.75 \mathrm{mV}$.

The AD524 provides for both input and output offset adjustment. This simplifies very high precision applications and minimizes offset voltage changes in switched gain applications. In such applications, the input offset is adjusted first at the highest programmed gain, then the output offset is adjusted at $\mathrm{G}=1$.

## GAIN

The AD524 has internal high accuracy pretrimmed resistors for pin programmable gains of $1,10,100$, and 1000. One of the preset gains can be selected by pin strapping the appropriate gain terminal and $R G_{2}$ together (for $G=1, R G_{2}$ is not connected).


Figure 34. Operating Connections for $\mathbf{G}=100$
The AD524 can be configured for gains other than those that are internally preset; there are two methods to do this. The first method uses just an external resistor connected between Pin 3 and Pin 16
(see Figure 35), which programs the gain according to the following formula:

$$
R_{G}=\frac{40 \mathrm{k} \Omega}{G=-1}
$$

For best results, $R_{G}$ should be a precision resistor with a low temperature coefficient. An external $\mathrm{R}_{\mathrm{G}}$ affects both gain accuracy and gain drift due to the mismatch between it and the internal thin-film resistors. Gain accuracy is determined by the tolerance of the external $R_{G}$ and the absolute accuracy of the internal resistors $( \pm 20 \%)$. Gain drift is determined by the mismatch of the temperature coefficient of $R_{G}$ and the temperature coefficient of the internal resistors (-50 ppm $/{ }^{\circ} \mathrm{C}$ typical).


Figure 35. Operating Connections for $\mathbf{G}=20$
The second method uses the internal resistors in parallel with an external resistor (see Figure 36). This technique minimizes the gain adjustment range and reduces the effects of temperature coefficient sensitivity.


Figure 36. Operating Connections for G = 20, Low Gain Temperature Coefficient Technique

The AD524 can also be configured to provide gain in the output stage. Figure 37 shows an H pad attenuator connected to the reference and sense lines of the AD524. R1, R2, and R3 should be made as low as possible to minimize the gain variation and reduction of CMRR. Varying R2 precisely sets the gain without affecting CMRR. CMRR is determined by the match of R1 and R3.

## THEORY OF OPERATION



Figure 37. Gain of 2000
Table 4. Output Gain Resistor Values

| Output Gain | R2 | R1, R3 | Nominal Gain |
| :--- | :--- | :--- | :--- |
| 2 | $5 \mathrm{k} \Omega$ | $2.26 \mathrm{k} \Omega$ | 2.02 |
| 5 | $1.05 \mathrm{k} \Omega$ | $2.05 \mathrm{k} \Omega$ | 5.01 |
| 10 | $1 \mathrm{k} \Omega$ | $4.42 \mathrm{k} \Omega$ | 10.1 |

## INPUT BIAS CURRENTS

Input bias currents are those currents necessary to bias the input transistors of a dc amplifier. Bias currents are an additional source of input error and must be considered in a total error budget. The bias currents, when multiplied by the source resistance, appear as an offset voltage. What is of concern in calculating bias current errors is the change in bias current with respect to signal voltage and temperature. Input offset current is the difference between the two input bias currents. The effect of offset current is an input offset voltage whose magnitude is the offset current times the source impedance imbalance.


Figure 38. Indirect Ground Returns for Bias Currents-Transformer Coupled


Figure 39. Indirect Ground Returns for Bias Currents-Thermocouple


Figure 40. Indirect Ground Returns for Bias Currents-AC-Coupled
Although instrumentation amplifiers have differential inputs, there must be a return path for the bias currents. If this is not provided, those currents charge stray capacitances, causing the output to drift uncontrollably or to saturate. Therefore, when amplifying floating input sources such as transformers and thermocouples, as well as ac-coupled sources, there must still be a dc path from each input to ground.

## COMMON-MODE REJECTION

Common-mode rejection is a measure of the change in output voltage when both inputs are changed equal amounts. These specifications are usually given for a full-range input voltage change and a specified source imbalance. Common-mode rejection ratio (CMRR) is a ratio expression whereas common-mode rejection (CMR) is the logarithm of that ratio. For example, a CMRR of 10,000 corresponds to a CMR of 80 dB .

In an instrumentation amplifier, ac common-mode rejection is only as good as the differential phase shift. Degradation of ac com-mon-mode rejection is caused by unequal drops across differing track resistances and a differential phase shift due to varied stray capacitances or cable capacitances. In many applications, shielded cables are used to minimize noise. This technique can create common-mode rejection errors unless the shield is properly driven. Figure 41 and Figure 42 show active data guards that are configured to improve ac common-mode rejection by bootstrapping the capacitances of the input cabling, thus minimizing differential phase shift.


Figure 41. Shield Driver, $G \geq 100$

## THEORY OF OPERATION



Figure 42. Differential Shield Driver

## GROUNDING

Many data acquisition components have two or more ground pins that are not connected together within the device. These grounds must be tied together at one point, usually at the system powersupply ground. Ideally, a single solid ground would be desirable. However, because current flows through the ground wires and etch stripes of the circuit cards, and because these paths have resistance and inductance, hundreds of millivolts can be generated between the system ground point and the data acquisition components. Separate ground returns should be provided to minimize the current flow in the path from the sensitive points to the system ground point. In this way, supply currents and logic-gate return currents are not summed into the same return path as analog signals where they would cause measurement errors.

Because the output voltage is developed with respect to the potential on the reference terminal, an instrumentation amplifier can solve many grounding problems.


Figure 43. Basic Grounding Practice

## SENSE TERMINAL

The sense terminal is the feedback point for the instrument amplifier's output amplifier. Normally, it is connected to the instrument amplifier output. If heavy load currents are to be drawn through long leads, voltage drops due to current flowing through lead resistance can cause errors. The sense terminal can be wired to the instrument amplifier at the load, thus putting the IxR drops inside the loop and virtually eliminating this error source.


Figure 44. AD524 Instrumentation Amplifier with Output Current Booster
Typically, IC instrumentation amplifiers are rated for a full $\pm 10$ volt output swing into $2 \mathrm{k} \Omega$. In some applications, however, the need exists to drive more current into heavier loads. Figure 44 shows how a high current booster may be connected inside the loop of an instrumentation amplifier to provide the required current boost without significantly degrading overall performance. Nonlinearities and offset and gain inaccuracies of the buffer are minimized by the loop gain of the AD524 output amplifier. Offset drift of the buffer is similarly reduced.

## REFERENCE TERMINAL

The reference terminal can be used to offset the output by up to $\pm 10 \mathrm{~V}$. This is useful when the load is floating or does not share a ground with the rest of the system. It also provides a direct means of injecting a precise offset. It must be remembered that the total output swing is $\pm 10 \mathrm{~V}$ to be shared between signal and reference offset.

When the AD524 is of the 3-amplifier configuration it is necessary that nearly zero impedance be presented to the reference terminal.

Any significant resistance from the reference terminal to ground increases the gain of the noninverting signal path, thereby upsetting the common-mode rejection of the AD524.

In the AD524, a reference source resistance unbalances the CMR trim by the ratio of $20 \mathrm{k} \Omega / R_{R E F}$. For example, if the reference source impedance is $1 \Omega$, CMR is reduced to $86 \mathrm{~dB}(20 \mathrm{k} \Omega / 1 \Omega$ $=86 \mathrm{~dB}$ ). An operational amplifier can be used to provide that low impedance reference point, as shown in Figure 45. The input offset voltage characteristics of that amplifier adds directly to the output offset voltage performance of the instrumentation amplifier.


Figure 45. Use of Reference Terminal to Provide Output Offset

## THEORY OF OPERATION

An instrumentation amplifier can be turned into a voltage-to-current converter by taking advantage of the sense and reference terminals, as shown in Figure 46.


By establishing a reference at the low side of a current setting resistor, an output current may be defined as a function of input voltage, gain, and the value of that resistor. Because only a small current is demanded at the input of the buffer amplifier (A2) the forced current, $\mathrm{I}_{\mathrm{L}}$, largely flows through the load. Offset and drift specifications of A2 must be added to the output offset and drift specifications of the AD524.

Figure 46. Voltage-to-Current Converter


Figure 47. Three-Decade Gain Programmable Amplifier

## THEORY OF OPERATION

## PROGRAMMABLE GAIN

Figure 47 shows the AD524 being used as a software programmable gain amplifier. Gain switching can be accomplished with mechanical switches such as DIP switches or reed relays. It should be noted that the on resistance of the switch in series with the internal gain resistor becomes part of the gain equation and has an effect on gain accuracy.
The AD524 can also be connected for gain in the output stage. Figure 48 shows an AD711 used as an active attenuator in the output amplifier's feedback loop. The active attenuation presents very low impedance to the feedback resistors, therefore minimizing the common-mode rejection ratio degradation.


Figure 48. Programmable Output Gain


Figure 49. Programmable Output Gain Using a DAC
Another method for developing the switching scheme is to use a DAC. The AD7528 dual DAC, which acts essentially as a pair of switched resistive attenuators having high analog linearity and symmetrical bipolar transmission, is ideal in this application. The multiplying DAC's advantage is that it can handle inputs of either polarity or zero without affecting the programmed gain. The circuit shown uses an AD7528 to set the gain (DAC A) and to perform a fine adjustment (DAC B).

## AUTO-ZERO CIRCUITS

In many applications, it is necessary to provide very accurate data in high gain configurations. At room temperature, the offset effects can be nulled by the use of offset trim potentiometers. Over the operating temperature range, however, offset nulling becomes a problem. The circuit of Figure 50 shows a CMOS DAC operating in bipolar mode and connected to the reference terminal to provide software controllable offset adjustments.


Figure 50. Software Controllable Offset
In many applications, complex software algorithms for auto-zero applications are not available. For those applications, Figure 51 provides a hardware solution.


Figure 51. Auto-Zero Circuit

## THEORY OF OPERATION



Figure 52. Typical Bridge Application

## ERROR BUDGET ANALYSIS

To illustrate how instrumentation amplifier specifications are applied, review a typical case where an AD524 is required to amplify the output of an unbalanced transducer. Figure 52 shows a differen-
tial transducer, unbalanced by $100 \Omega$, supplying a 0 mV to 20 mV signal to an AD524C. The output of the $I_{A}$ feeds a 14 -bit ADC with a 0 V to 2 V input voltage range. The operating temperature range is $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Therefore, the largest change in temperature, $\Delta \mathrm{T}$, within the operating range is from ambient to $+85^{\circ} \mathrm{C}\left(85^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}=\right.$ $60^{\circ} \mathrm{C}$ ).
In many applications, differential linearity and resolution are of prime importance in cases where the absolute value of a variable is less important than changes in value. In these applications, only the irreducible errors ( $45 \mathrm{ppm}=0.004 \%$ ) are significant. Furthermore, if a system has an intelligent processor monitoring the analog-to-digital output, the addition of an autogain/auto-zero cycle removes all reducible errors and may eliminate the requirement for initial calibration. This also reduces errors to $0.004 \%$.

Table 5. Error Budget Analysis

| Error Source | AD524C <br> Specifications | Calculation | Effect on <br> Absolute <br> Accuracy at $\mathrm{T}_{\mathrm{A}}$ <br> $=25^{\circ} \mathrm{C}$ | Effect on <br> Absolute <br> Accuracy at $\mathrm{T}_{\mathrm{A}}=$ <br> $85^{\circ} \mathrm{C}$ | Effect on Resolution |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Gain Error | $\pm 0.25 \%$ | $\pm 0.25 \%=2500 \mathrm{ppm}$ | 2500 ppm | 2500 ppm | - |
| Gain Instability | 25 ppm | $\left(25 \mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)\left(60^{\circ} \mathrm{C}\right)=1500 \mathrm{ppm}$ | - | 1500 ppm | - |
| Gain Nonlinearity | $\pm 0.003 \%$ | $\pm 0.003 \%=30 \mathrm{ppm}$ | - | - | 30 ppm |
| Input Offset Voltage | $\pm 50 \mu \mathrm{~V}$, RTI | $\pm 50 \mu \mathrm{~V} / 20 \mathrm{mV}= \pm 2500 \mathrm{ppm}$ | 2500 ppm | 2500 ppm | - |
| Input Offset Voltage Drift | $\pm 0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}-$ | $\begin{aligned} & \left( \pm 0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\right)\left(60^{\circ} \mathrm{C}\right)=30 \mu \mathrm{~V} 30 \mu \mathrm{~V} / 20 \mathrm{mV}= \\ & 1500 \mathrm{ppm} \end{aligned}$ |  | 1500 ppm | - |
| Output Offset Voltage ${ }^{1}$ | $\pm 2.0 \mathrm{mV}$ | $\pm 2.0 \mathrm{mV} / 20 \mathrm{mV}=1000 \mathrm{ppm}$ | 1000 ppm | 1000 ppm | - |
| Output Offset Voltage Drift ${ }^{1}$ | $\pm 25 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $\begin{aligned} & \left( \pm 25 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\right)\left(60^{\circ} \mathrm{C}\right)=1500 \mu \mathrm{~V} 1500 \mu \mathrm{~V} / 20 \mathrm{mV}= \\ & 750 \mathrm{ppm} \end{aligned}$ | - | 750 ppm | - |
| Bias Current-Source Imbalance Error | $\pm 15 \mathrm{nA}$ | $\begin{aligned} & ( \pm 15 \mathrm{nA})(100 \Omega)=1.5 \mu \mathrm{~V} \\ & 1.5 \mu \mathrm{~V} / 20 \mathrm{mV}=75 \mathrm{ppm} \end{aligned}$ | 75 ppm | 75 ppm | - |
| Bias Current-Source Imbalance Drift | $\pm 100 \mathrm{pA} /{ }^{\circ} \mathrm{C}$ | $\begin{aligned} & \left( \pm 100 \mathrm{pA} /^{\circ} \mathrm{C}\right)(100 \Omega)\left(60^{\circ} \mathrm{C}\right)=0.6 \mu \mathrm{~V} \\ & 0.6 \mu \mathrm{~V} / 20 \mathrm{mV}=30 \mathrm{ppm} \end{aligned}$ | - | 30 ppm | - |
| Offset Current-Source Imbalance Error | $\pm 10 \mathrm{nA}$ | $\begin{aligned} & ( \pm 10 \mathrm{nA})(100 \Omega)=1 \mu \mathrm{~V} \\ & 1 \mu \mathrm{~V} / 20 \mathrm{mV}=50 \mathrm{ppm} \end{aligned}$ | 50 ppm | 50 ppm | - |
| Offset Current-Source Imbalance Drift | $\pm 100 \mathrm{pA} /{ }^{\circ} \mathrm{C}$ | $\begin{aligned} & \left(100 \mathrm{pA} /{ }^{\circ} \mathrm{C}\right)(100 \Omega)\left(60^{\circ} \mathrm{C}\right)=0.6 \mu \mathrm{~V} \\ & 0.6 \mu \mathrm{~V} / 20 \mathrm{mV}=30 \mathrm{ppm} \end{aligned}$ |  | 30 ppm | - |
| Offset Current-Source Resistance-Error | $\pm 10 \mathrm{nA}$ | $\begin{aligned} & (10 \mathrm{nA})(175 \Omega)=3.5 \mu \mathrm{~V} \\ & 3.5 \mu \mathrm{~V} / 20 \mathrm{mV}=87.5 \mathrm{ppm} \end{aligned}$ | 87.5 ppm | 87.5 ppm | - |
| Offset Current-Source Resistance-Drift | $\pm 100 \mathrm{pA} /{ }^{\circ} \mathrm{C}$ | $\begin{aligned} & \left(100 \mathrm{pA} /^{\circ} \mathrm{C}\right)(175 \Omega)\left(60^{\circ} \mathrm{C}\right)=1 \mu \mathrm{~V} \\ & 1 \mu \mathrm{~V} / 20 \mathrm{mV}=50 \mathrm{ppm} \end{aligned}$ |  | 50 ppm | - |
| Common Mode Rejection 5 V DC | 115 dB | $\begin{aligned} & 115 \mathrm{~dB}=1.8 \mathrm{ppm} \times 5 \mathrm{~V}=8.8 \mu \mathrm{~V} \\ & 8.8 \mu \mathrm{~V} / 20 \mathrm{mV}=444 \mathrm{ppm} \end{aligned}$ | 444 ppm | 444 ppm | - |
| Noise, RTI (0.1 Hz to 10 Hz ) | $0.3 \mu \vee p-p$ | $0.3 \mu \mathrm{~V}$-p/20 mV $=15 \mathrm{ppm}$ | - | - | 15 ppm |
|  |  | Total Error | 6656.5 ppm | 10516.5 ppm | 45 ppm |

[^0]
## THEORY OF OPERATION

Figure 53 shows a simple application in which the variation of the cold junction voltage of a Type J thermocouple-iron $\pm$ constantan is compensated for by a voltage developed in series by the temperature sensitive output current of an AD590 semiconductor temperature sensor.


Figure 53. Cold Junction Compensation
The circuit is calibrated by adjusting $\mathrm{R}_{T}$ for proper output voltage with the measuring junction at a known reference temperature and the circuit near $25^{\circ} \mathrm{C}$. If resistors with low temperature coefficients are used, compensation accuracy is to within $\pm 0.5^{\circ} \mathrm{C}$, for temperatures between $+15^{\circ} \mathrm{C}$ and $+35^{\circ} \mathrm{C}$. Other thermocouple types may be accommodated with the standard resistance values shown in Table
5. For other ranges of ambient temperature, the equation in Figure 53 may be solved for the optimum values of $R_{T}$ and $R_{A}$.
The microprocessor controlled data acquisition system shown in Figure 54 includes both auto-zero and autogain capability. By dedicating two of the differential inputs, one to ground and one to the A/D reference, the proper program calibration cycles can eliminate both initial accuracy errors and accuracy errors over temperature. The auto-zero cycle, in this application, converts a number that appears to be ground and then writes that same number (8-bit) to the AD7524, which eliminates the zero error. Because its output has an inverted scale, the autogain cycle converts the A/D reference and compares it with full-scale. A multiplicative correction factor is then computed and applied to subsequent readings.

## REFERENCES

The following reference materials provide additional information that supplements material found in the data sheet.
A Designer's Guide to Instrumentation Amplifiers, $3^{R D}$ Edition, 2006. Analog Devices.

Application Note, AN-306, Synchronous System Measures $\mu \Omega s$, Analog Devices.


Figure 54. Microprocessor Controlled Data Acquisition System


CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 55. 16-Lead Side-Brazed Ceramic Dual In-Line [SBDIP]
(D-16)
Dimensions shown in inches and (millimeters)


CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS
(IN PRRENTHESES ARE ROUNDED INFF
REFERENCE ONLY AND ARE NOT APPROPRIATE EOUALENTS FOR USE IN DESIGN.
Figure 56. 20-Terminal Ceramic Leadless Chip Carrier [LCC]
(E-20-1)
Dimensions shown in inches and (millimeters)


Figure 57. 16-Lead Standard Small Outline Package [SOIC_W] Wide Body (RW-16)
Dimensions shown in millimeters and (inches)

## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Packing Quantity | Package Option |
| :---: | :---: | :---: | :---: | :---: |
| 5962-8853901EA | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Side Brazed CerDIP |  | D-16 |
| AD524AD | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Side Brazed CerDIP |  | D-16 |
| AD524ADZ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Side Brazed CerDIP |  | D-16 |
| AD524ARZ-16 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead SOIC Wide |  | RW-16 |
| AD524ARZ-16-REEL7 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead SOIC Wide | Reel, 400 | RW-16 |
| AD524BD | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Side Brazed CerDIP |  | D-16 |
| AD524BDZ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Side Brazed CerDIP |  | D-16 |
| AD524BE | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20-Lead LCC |  | E-20-1 |
| AD524CD | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Side Brazed CerDIP |  | D-16 |
| AD524CDZ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Side Brazed CerDIP |  | D-16 |
| AD524SCHIPS | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | CHIPS OR DIE |  |  |
| AD524SD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Side Brazed CerDIP |  | D-16 |
| AD524SD/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Side Brazed CerDIP |  | D-16 |
| AD524SE/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 20-Lead LCC |  | E-20-1 |

${ }^{1} Z=$ RoHS Compliant Part.


[^0]:    1 Output offset voltage and output offset voltage drift are given as RTI figures.

