

# **Power-Line Communications Analog Front-End**

Check for Samples: AFE032

# **FEATURES**

- · Supports:
  - CENELEC Bands A, B, C, D
  - ARIB STD-T84, FCC
  - FSK, SFSK, and NB-OFDM
- Conforms To:
  - EN50065-1, -2, -3, -7
  - FCC, Part 15
  - ARIB STD-T84
- Standards:
  - G3, PRIME, P1901.2, ITU-G.hnem
- Programmable Tx Low-Pass Filters and Rx Band-Pass Filters
- Integrated Power-Line Driver with Thermal and Overcurrent Protection
- Low-Power Consumption:
  - 50 mW (Receiver Mode)
- Receive Sensitivity: 10 μV<sub>RMS</sub> (Typ)
- Four-Wire SPI™ Interface
- Three Integrated Zero-Crossing Detectors
- Package: QFN-48 PowerPAD™
- Extended Temperature Range: -40°C to +125°C

# **APPLICATIONS**

- eMetering
- Home Area Networks
- Lighting
- Solar
- Pilot Wires and EVSEs

# **DESCRIPTION**

The AFE032 is a low-cost, integrated, power-line communications (PLC), analog front-end (AFE) device capable of transformer-coupled connections to the power-line while under the control of a digital signal processor (DSP) or microcontroller. This device is ideal for driving high-current, low-impedance lines up to 1.9 A into reactive loads.

The integrated receiver is able to detect signals down to 10  $\mu V_{RMS}$  (G3-FCC mode) and is capable of a wide range of gain options to adapt to varying input-signal conditions. The monolithic integrated circuit provides high reliability in demanding power-line communication applications.

The AFE032 transmit power amplifier operates from a single supply in the range of 7 V to 24 V. At typical load current ( $I_{OUT} = 1.5 \ A_{PEAK}$ ), a wide output swing provides a 12-V<sub>PP</sub> capability with a nominal 15-V supply.

The device is internally protected against overtemperature and short-circuit conditions. The device also provides a selectable current limit. An interrupt output is provided, indicating current limit, thermal limit, and undervoltage. A shutdown pin is also available, and can be used to quickly place the device into the lowest-power state. Each functional block can be enabled or disabled to optimize power dissipation through the serial peripheral interface (SPI),

The AFE032 is housed in a thermally-enhanced, surface-mount, PowerPAD, QFN-48 package. Operation is specified over the extended industrial junction temperature range of -40°C to +125°C.



M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

Illinois Capacitor is a trademark of Illinois Capacitor, Inc.

SPI is a trademark of Motorola Inc.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# ORDERING INFORMATION(1)

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at <a href="https://www.ti.com">www.ti.com</a>.

# ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range, unless otherwise noted.

|                  |                                 |                               |                                 | VALUE                       | UNIT |
|------------------|---------------------------------|-------------------------------|---------------------------------|-----------------------------|------|
| PA_VS            | Supply voltage (pins 44, 4      | 5)                            |                                 | +26                         | V    |
|                  |                                 |                               | Pins 3, 4, 6, 7, 8, 10          | DGND - 0.4 to DVDD + 0.4    | V    |
|                  |                                 | 1/-14(2)                      | Pins 13, 21, 28, 31, 32, 38, 39 | AGND - 0.4 to AVDD + 0.4    | V    |
|                  |                                 | Voltage <sup>(2)</sup>        | Pins 18, 19                     | PA_GND - 0.4 to PA_VS + 0.4 | V    |
|                  | Cinn al innext to make all      |                               | Pin 27                          | AVDD + 0.4 to 26            | V    |
|                  | Signal input terminals          |                               | Pins 3, 4, 6, 7, 8, 10          | ±10                         | mA   |
|                  |                                 | Current <sup>(2)</sup>        | Pins 13, 21, 28, 31, 32, 38, 39 | ±10                         | mA   |
|                  |                                 | Current                       | Pins 18, 19                     | ±10                         | mA   |
|                  |                                 |                               | Pin 35                          | ±10                         | mA   |
|                  |                                 |                               | Pins 5, 9, 47, 48               | DGND - 0.4 to DVDD + 0.4    | V    |
|                  |                                 | Voltage                       | Pins 14, 17, 20, 22, 33, 36, 37 | AGND - 0.4 to AVDD + 0.4    | V    |
|                  | Cinn at a stand to make all     |                               | Pins 42, 43                     | PA_GND - 0.4 to PA_VS + 0.4 | V    |
|                  | Signal output terminals         | Current; short-circuit to GND | Pins 5, 9, 47, 48               | Continuous                  |      |
|                  |                                 | Current; short-circuit to GND | Pins 14, 17, 20, 22, 33, 36, 37 | Continuous                  |      |
|                  |                                 | Current; short-circuit to GND | Pins 42, 43                     | Continuous                  |      |
| AVDD             | Analog supply voltage (pir      | ns 11, 30)                    | •                               | 5.5                         | V    |
| DVDD             | Digital supply voltage          |                               |                                 | 5.5                         | V    |
| T <sub>A</sub>   | Operating temperature (3)       |                               |                                 | -40 to +150                 | °C   |
| T <sub>stg</sub> | Storage temperature             |                               |                                 | -55 to +150                 | °C   |
| TJ               | Junction temperature            |                               |                                 | +150                        | °C   |
|                  |                                 | Human body model (HBM)        |                                 | 3000                        | V    |
| ESD              | Electrostatic discharge ratings | Machine model (MM)            |                                 | 200                         | V    |
|                  | ramigo                          | Charged device model (CDM)    |                                 | 500                         | V    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# THERMAL INFORMATION

|                  |                                              | AFE032    |       |
|------------------|----------------------------------------------|-----------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                | RGZ (QFN) | UNITS |
|                  |                                              | 48 PINS   |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 22.5      |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 12.1      |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 7.5       | °C/W  |
| ΨЈΤ              | Junction-to-top characterization parameter   | 2.0       | *C/VV |
| ΨЈВ              | Junction-to-board characterization parameter | 5.4       |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 1.7       |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.4 V beyond the supply rails should be current limited to 10 mA or less.

<sup>(3)</sup> The device automatically goes to shutdown above +165°C.



### **ELECTRICAL CHARACTERISTICS: Transmitter**

At  $T_{CASE}$  = +25°C,  $V_{PAVS}$  = 15 V, and  $V_{AVDD}$  =  $V_{DVDD}$  = 3.3 V, unless otherwise noted.

|                | PARAMET                                         | ER                 | TEST CONDITIONS                                                                                       | MIN                         | TYP                         | MAX                | UNIT                 |
|----------------|-------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|--------------------|----------------------|
| DAC            |                                                 |                    |                                                                                                       |                             |                             |                    |                      |
|                | Resolution                                      |                    | 12-bit DAC, internal V <sub>REF</sub> = 0.7 V                                                         | 165                         | 171                         | 176                | μV                   |
| DR             | Data rate <sup>(1)</sup>                        |                    | DAC pin high, 12-bit word                                                                             |                             | 4.8                         | 5.2                | MSPS                 |
| G <sub>E</sub> | Gain error                                      |                    | Full-scale range, T <sub>J</sub> = -40°C to +125°C                                                    | -2%                         | ±0.5%                       | 2%                 |                      |
| DAC OU         | TPUT                                            |                    | 1                                                                                                     | <u>'</u>                    |                             |                    |                      |
| R <sub>O</sub> | Output resistance                               |                    | G = 1, f = 100 kHz                                                                                    |                             | 1                           |                    | kΩ                   |
| TX_PGA         | INPUT                                           |                    | '                                                                                                     | <u>'</u>                    |                             | '                  |                      |
|                | Input voltage rang                              | e                  |                                                                                                       | (AGND +<br>0.15) /<br>gain  | (AVDD                       | - 0.15) /<br>gain  | V                    |
|                |                                                 |                    | G = 1.15 V/V                                                                                          |                             | 52                          |                    | kΩ                   |
| Б              | lt!-t                                           |                    | G = 2.3 V/V                                                                                           |                             | 34                          |                    | kΩ                   |
| R <sub>I</sub> | Input resistance                                |                    | G = 3.25 V/V                                                                                          |                             | 26                          |                    | kΩ                   |
|                |                                                 |                    | G = 4.6 V/V                                                                                           |                             | 20                          |                    | kΩ                   |
| G              | Gain                                            |                    |                                                                                                       | 1.15, 2                     | 2.3, 3.25, 4.6 <sup>(</sup> | 2)                 | V/V                  |
| G <sub>E</sub> | Gain error                                      |                    | Includes DAC, programmable filter, and TX_PGA for all gains, $T_J = -40$ °C to +125°C                 | -2%                         | ±0.1%                       | 2%                 |                      |
|                | Gain error drift                                |                    | Includes DAC, programmable filter, and TX_PGA for all gains, $T_J = -40$ °C to +125°C                 | -10                         | ±3                          | +10                | ppm/°C               |
| TX_PGA         | FREQUENCY RESP                                  | ONSE               |                                                                                                       |                             |                             |                    |                      |
|                |                                                 |                    | $C_L = 20 \text{ pF, } G = 1.15 \text{ V/V,}$<br>$T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |                             | 30                          |                    | MHz                  |
| BW Ba          | Bandwidth <sup>(3)</sup>                        |                    | $C_L = 20 \text{ pF, } G = 2.3 \text{ V/V,}$<br>$T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$  |                             | 21.5                        |                    | MHz                  |
| DVV            | Danuwidin                                       |                    | $C_L = 20 \text{ pF, } G = 3.25 \text{ V/V,}$<br>$T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |                             | 17.5                        |                    | MHz                  |
|                |                                                 |                    | $C_L = 20 \text{ pF, } G = 4.6 \text{ V/V,}$<br>$T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$  |                             | 15.5                        |                    | MHz                  |
| TX PATH        | I TRANSMITTER NO                                | ISE <sup>(4)</sup> |                                                                                                       |                             |                             |                    |                      |
|                |                                                 | CEN-A              | 35 kHz to 95 kHz                                                                                      |                             | 370                         |                    | $\mu V_{\text{RMS}}$ |
|                |                                                 | CEN-B              | 95 kHz to 125 kHz                                                                                     |                             | 220                         |                    | $\mu V_{\text{RMS}}$ |
|                |                                                 | CEN-C              | 125 kHz to 140 kHz                                                                                    |                             | 160                         |                    | $\mu V_{\text{RMS}}$ |
|                | Integrated noise<br>at PA output <sup>(5)</sup> | CEN-D              | 140 kHz to 148 kHz                                                                                    |                             | 98                          |                    | $\mu V_{\text{RMS}}$ |
|                |                                                 | ARIB STD-T84       | 35 kHz to 420 kHz                                                                                     |                             | 640                         |                    | $\mu V_{\text{RMS}}$ |
|                |                                                 | FCC-LOW            | 35 kHz to 125 kHz                                                                                     |                             | 384                         |                    | $\mu V_{\text{RMS}}$ |
|                |                                                 | G3-FCC             | 150 kHz to 490 kHz                                                                                    |                             | 565                         |                    | $\mu V_{RMS}$        |
| POWER          | AMPLIFIER (PA) INF                              | TUT                |                                                                                                       |                             |                             |                    |                      |
|                | Input voltage rang                              | e                  | For linear operation                                                                                  | (PA_GND<br>+ 0.4) /<br>gain | (PA_V                       | S – 0.4) /<br>gain | ٧                    |
|                | Input impedance                                 |                    |                                                                                                       |                             | 17                          |                    | kΩ                   |
| PA FREC        | QUENCY RESPONSE                                 |                    |                                                                                                       |                             |                             |                    |                      |
| BW             | Bandwidth                                       |                    | I <sub>LOAD</sub> = 0 mA                                                                              | 3.4                         | 3.82                        | 4.23               | MHz                  |
| SR             | Slew rate                                       |                    | PA_VS = 24 V, 20-V step                                                                               |                             | 75                          |                    | V/µs                 |
|                | Full-power bandw                                | idth               | PA_VS = 24 V, V <sub>OUT</sub> = 20 V <sub>PP</sub>                                                   |                             | 1                           |                    | MHz                  |
| PSRR           | Power-supply reje                               |                    | RTI, dc to f = 50 kHz                                                                                 | 80                          | 94                          |                    | dB                   |

- (1) Refer to the Application Information section.
- (2) This parameter is from DAC\_OUT to TX\_F\_OUT. This parameter includes the LPF gain error and is the dc gain. Adding LPF causes some loss of gain flatness.
- (3) This parameter is internal to the device. Bandwidth is designed and simulated over corners to ensure a low-distortion PGA in the application.
- (4) Includes the DAC, programmable filter, TX\_PGA, and PA noise-reducing capacitor = 1 nF from DAC\_NRF to ground, PA\_NRF to ground, and TX\_RF\_NRF to ground.
- (5) Includes the DAC, TX\_PGA (gain = 4.6), LPF, and PA.



# **ELECTRICAL CHARACTERISTICS: Transmitter (continued)**

At  $T_{CASE} = +25$ °C,  $V_{PAVS} = 15$  V, and  $V_{AVDD} = V_{DVDD} = 3.3$  V, unless otherwise noted.

|                | PARAMET                        | ΓER                      | TEST CONDITIONS                                             | MIN       | TYP                | MAX       | UNIT     |
|----------------|--------------------------------|--------------------------|-------------------------------------------------------------|-----------|--------------------|-----------|----------|
| PA OU          | TPUT                           |                          |                                                             |           |                    |           |          |
|                |                                | F DA 1/0                 | I <sub>O</sub> = 200-mA sourcing, 1-ms pulse                |           |                    | 0.5       | V        |
| .,             | Voltage output                 | From PA_VS               | I <sub>O</sub> = 1.5-A sourcing, 1-ms pulse                 |           |                    | 2.25      | V        |
| Vo             | swing                          | From DA CND              | I <sub>O</sub> = 200 mA sinking, 1-ms pulse                 |           |                    | 0.5       | V        |
|                |                                | From PA_GND              | I <sub>O</sub> = 1.5-A sinking, 1-ms pulse                  |           |                    | 1.5       | V        |
|                | Maximum continuous current, dc |                          | Pin 26 connected to ground,<br>REG_PA_CURRENT_CFG[5:4] = 11 |           | 1.9                |           | Α        |
|                | Output resistance              |                          | I <sub>O</sub> = 1.9 A, f = 500 kHz                         |           | 0.1                |           | Ω        |
|                | PA disabled outpo              | ut impedance             | f = 100 kHz, PA_NRF enabled                                 | 1         | 30    105          |           | kΩ    pF |
|                | Resistor-selectable            |                          | R <sub>SET</sub> connected from pin 26 to ground            | See the A | Application In     | formation | section  |
|                | Output current limit           |                          | Pin 26 connected to ground,<br>REG_PA_CURRENT_CFG[5:4] = 00 |           | 1.25               |           | Α        |
|                |                                | 2: :                     | Pin 26 connected to ground,<br>REG_PA_CURRENT_CFG[5:4] = 01 |           | 1.8                |           | Α        |
|                | mint                           | Digitally-selectable (6) | Pin 26 connected to ground,<br>REG_PA_CURRENT_CFG[5:4] = 10 |           | 2.5                |           | Α        |
|                |                                |                          | Pin 26 connected to ground,<br>REG_PA_CURRENT_CFG[5:4] = 11 |           | 3.0                |           | Α        |
| PA THI         | ERMAL SHUTDOWN                 | •                        |                                                             | <u>'</u>  |                    |           |          |
|                | Junction tempera               | ture at shutdown         |                                                             |           | +165               |           | °C       |
|                | Hysteresis                     |                          |                                                             |           | +15                |           | °C       |
|                | Return to normal               | operation                |                                                             |           | +150               |           | °C       |
| PA TSI         | ENSE DIODE                     |                          |                                                             |           |                    |           |          |
| η              | Diode ideality fact            | tor                      |                                                             |           | 1.03               |           |          |
| PA GA          | IN                             |                          |                                                             |           |                    |           |          |
| G              | Nominal gain                   |                          | PA_OUT / PA_IN                                              |           | 7.4 <sup>(7)</sup> |           | V/V      |
| G <sub>E</sub> | Gain error                     |                          | $T_J = -40$ °C to +125°C                                    | -2%       | 0.1%               | 2%        |          |
|                | Gain error drift               |                          | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$        |           | ±5                 |           | ppm/°C   |

Refer to the *Application Information* section.

This gain reflects a direct measurement on the PA block by itself. The gain in the signal chain composed by Tx PGA, Tx Filter and PA equals the Tx PGA gain multiplied by 7 V/V (where 7 V/V is the gain of the PA block when its input is capacitively coupled to the Tx Filter output). Refer to the Power Amplifier Block section for more information.

# **ELECTRICAL CHARACTERISTICS: Programmable Filter**

At  $T_{CASE} = +25$ °C,  $V_{PAVS} = 15$  V, and  $V_{AVDD} = V_{DVDD} = 3.3$  V, unless otherwise noted.

|                              | PARAMET                              | ΓER          | TEST CONDITIONS                                                      | MIN | TYP               | MAX | UNIT |
|------------------------------|--------------------------------------|--------------|----------------------------------------------------------------------|-----|-------------------|-----|------|
| LOW-PASS                     | FILTER (LPF)                         |              |                                                                      |     |                   |     |      |
| 0 . "                        | CEN-A                                |              | 1-dB gain flatness, T <sub>J</sub> = -40°C to +125°C                 | 94  | 102               | 110 | kHz  |
| Cutoff<br>frequencies        | CEN-B, CEN-C, CE                     | N-D, FCC-LOW | 1-dB gain flatness, T <sub>J</sub> = -40°C to +125°C                 | 148 | 160               | 172 | kHz  |
| in Tx<br>mode <sup>(1)</sup> | ARIB STD-T84                         |              | 1-dB gain flatness, T <sub>J</sub> = -40°C to +125°C                 | 405 | 435               | 475 | kHz  |
| mode                         | G3-FCC                               |              | 1-dB gain flatness, T <sub>J</sub> = -40°C to +125°C                 | 470 | 505               | 540 | kHz  |
|                              | Transition time                      | Rx to Tx     | PA_NRF, TX_RX_NRF, and DAC,<br>$T_J = -40$ °C to +125°C              |     | 80 <sup>(2)</sup> |     | μs   |
| Tx to Rx                     |                                      | Tx to Rx     | NRF enabled, $T_J = -40^{\circ}\text{C}$ to +125°C                   |     | 30                |     | μs   |
| LPF OUTPU                    | Т                                    |              |                                                                      |     |                   |     |      |
| R <sub>O</sub>               | Output impedance                     |              | f = 100 kHz                                                          |     | 1                 |     | kΩ   |
| HIGH-PASS                    | FILTER (HPF)                         |              |                                                                      |     |                   |     |      |
|                              | CEN-A, CEN-B, CE<br>ARIB STD-T84, FC |              | 1-dB gain flatness, T <sub>J</sub> = -40°C to +125°C                 | 30  | 35                | 40  | kHz  |
|                              | G3-FCC                               |              | 1-dB gain flatness, T <sub>J</sub> = -40°C to +125°C                 | 120 | 132               | 152 | kHz  |
|                              | Transition time  Rx to Tx  Tx to Rx  |              | PA_NRF, TX_RX_NRF, and DAC,<br>$T_J = -40^{\circ}\text{C}$ to +125°C |     | 30                |     | μs   |
|                              |                                      |              | NRF enabled, $T_J = -40^{\circ}\text{C}$ to +125°C                   |     | 80(2)             |     | μs   |
| HPF OUTPU                    | т                                    |              |                                                                      | •   |                   | ,   |      |
| R <sub>O</sub>               | Output impedance                     |              | f = 100 kHz                                                          |     | 1                 |     | kΩ   |

<sup>(1)</sup> These cutoff frequencies are only valid when the filter is used as a low-pass filter. Refer to the *Register Map* section in the *Application Information* for register settings.

Copyright © 2013, Texas Instruments Incorporated

<sup>(2)</sup> See the Application Information section for the start-up procedure.



# **ELECTRICAL CHARACTERISTICS: Receiver**

At  $T_{CASE}$  = +25°C,  $V_{PAVS}$  = 15 V, and  $V_{AVDD}$  =  $V_{DVDD}$  = 3.3 V, unless otherwise noted.

|                | PARAMETER              | TEST CONDITIONS                                        | MIN TYP MAX                                             | UNIT   |
|----------------|------------------------|--------------------------------------------------------|---------------------------------------------------------|--------|
| RX_PG          | GA1 INPUT              |                                                        |                                                         |        |
|                | Input voltage range    | For linear operation                                   | (AGND + 0.15) / gain (AVDD - 0.15) / gain               | V      |
|                |                        | G = 0.125 V/V                                          | 111.1                                                   | kΩ     |
|                |                        | G = 0.25 V/V                                           | 100                                                     | kΩ     |
|                |                        | G = 0.5 V/V                                            | 133                                                     | kΩ     |
|                |                        | G = 1 V/V                                              | 100                                                     | kΩ     |
| $R_{I}$        | Input resistance       | G = 2 V/V                                              | 66                                                      | kΩ     |
|                |                        | G = 4 V/V                                              | 40                                                      | kΩ     |
|                |                        | G = 8 V/V                                              | 22                                                      | kΩ     |
|                |                        | G = 16 V/V                                             | 12                                                      | kΩ     |
|                |                        | G = 32 V/V                                             | 6                                                       | kΩ     |
| RX_PG          | GA1 GAIN               |                                                        |                                                         |        |
|                | DC gain                |                                                        | 0.125, 0.25, 0.5,<br>1, 2, 4, 8, 16, 32                 | V/V    |
| G <sub>E</sub> | Gain error             | For all gains, $T_J = -40^{\circ}\text{C}$ to +125°C   | <b>-5%</b> 5%                                           |        |
|                | Gain error drift       | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | ±100                                                    | ppm/°C |
| RX_PG          | GA1 FREQUENCY RESPONSE |                                                        |                                                         |        |
|                |                        | C <sub>L</sub> = 20 pF, G = 0.125 V/V                  | 47                                                      | MHz    |
|                |                        | C <sub>L</sub> = 20 pF, G = 0.25 V/V                   | 18                                                      | MHz    |
|                |                        | $C_L = 20 \text{ pF}, G = 0.5 \text{ V/V}$             | 6                                                       | MHz    |
|                |                        | C <sub>L</sub> = 20 pF, G = 1 V/V                      | 4                                                       | MHz    |
| BW             | Bandwidth              | C <sub>L</sub> = 20 pF, G = 2 V/V                      | 3                                                       | MHz    |
|                |                        | C <sub>L</sub> = 20 pF, G = 4 V/V                      | 2.5                                                     | MHz    |
|                |                        | C <sub>L</sub> = 20 pF, G = 8 V/V                      | 2.1                                                     | MHz    |
|                |                        | C <sub>L</sub> = 20pF, G = 16 V/V                      | 1.85                                                    | MHz    |
|                |                        | C <sub>L</sub> = 20 pF, G = 32 V/V                     | 1.55                                                    | MHz    |
| RX_PG          | GA2 INPUT              |                                                        |                                                         |        |
|                | Input voltage range    | For linear operation                                   | (A <sub>GND</sub> + 0.15) / (AVDD – 0.15)/<br>gain gain | V      |
|                |                        | G = 1 V/V                                              | 54                                                      | kΩ     |
| $R_{I}$        | Input resistance       | G = 4 V/V                                              | 21                                                      | kΩ     |
|                |                        | G = 16 V/V                                             | 5.5                                                     | kΩ     |



# **ELECTRICAL CHARACTERISTICS: Receiver (continued)**

At  $T_{CASE} = +25$ °C,  $V_{PAVS} = 15$  V, and  $V_{AVDD} = V_{DVDD} = 3.3$  V, unless otherwise noted.

|                | PARAMET                            | ΓER     | TEST CONDITIONS                                                      | MIN | TYP      | MAX | UNIT                 |
|----------------|------------------------------------|---------|----------------------------------------------------------------------|-----|----------|-----|----------------------|
| Rx_PG          | A2 GAIN                            |         |                                                                      |     |          | '   |                      |
| G              | Gain                               |         |                                                                      |     | 1, 4, 16 |     | V/V                  |
| G <sub>E</sub> | Gain error                         |         | For all gains, $T_J = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ | -2% |          | 2%  |                      |
|                | Gain error drift                   |         | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                 |     | ±100     |     | ppm/°C               |
| RX_PC          | A2 FREQUENCY RE                    | SPONSE  |                                                                      |     |          |     |                      |
|                |                                    |         | C <sub>L</sub> = 20 pF, G = 1 V/V                                    |     | 6.73     |     | MHz                  |
| BW             | Bandwidth                          |         | $C_L = 20 \text{ pF}, G = 4 \text{ V/V}$                             |     | 5        |     | MHz                  |
|                |                                    |         | C <sub>L</sub> = 20 pF, G = 16 V/V                                   |     | 3        |     | MHz                  |
| RX_PC          | GA2 OUTPUT                         |         |                                                                      |     |          |     |                      |
|                | Output resistance                  |         | G = 1, f = 100 kHz                                                   |     | 1        |     | kΩ                   |
| RX PA          | TH SENSITIVITY <sup>(1)</sup>      |         |                                                                      |     |          |     |                      |
|                |                                    | CEN-A   | 35 kHz to 95 kHz                                                     |     | 10       |     | $\mu V_{\text{RMS}}$ |
|                |                                    | CEN-B   | 95 kHz to 125 kHz                                                    |     | 5        |     | $\mu V_{RMS}$        |
|                |                                    | CEN-C   | 125 kHz to 140 kHz                                                   |     | 3        |     | $\mu V_{RMS}$        |
|                | Input-referred<br>integrated noise | CEN-D   | 140 kHz to 148 kHz                                                   |     | 2        |     | $\mu V_{RMS}$        |
|                | ARIB STD                           |         | 35kHz to 400 kHz                                                     |     | 12       |     | $\mu V_{RMS}$        |
|                |                                    | FCC-LOW | 35 kHz to 125 kHz                                                    |     | 11       |     | $\mu V_{RMS}$        |
|                |                                    | G3-FCC  | 150 kHz to 490 kHz                                                   |     | 10       |     | $\mu V_{RMS}$        |

<sup>(1)</sup> Noise-reducing capacitor = 1 nF from TX\_RX\_NRF to ground, RX\_PGA1 = 32, and RX\_PGA2 = 1.

# **ELECTRICAL CHARACTERISTICS: Noise-Reducing Filters**

At  $T_{CASE}$  = +25°C,  $V_{PAVS}$  = 15 V, and  $V_{AVDD}$  =  $V_{DVDD}$  = 3.3 V, unless otherwise noted.

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | PARAMETER         | TEST CONDITIONS                                        | MIN TYP                 | MAX | UNIT |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------|-------------------------|-----|------|
| PA_NRF         Bias voltage         V <sub>PAV S</sub> / 2           R <sub>OUT</sub> Output resistance         4           t <sub>ON</sub> Turn-on time         Noise-reducing capacitor = 1 nF from PA_NRF to ground         250           t <sub>OFF</sub> Turn-off time         10           TX_RX_NRF           Bias voltage         V <sub>AVDD</sub> / 2           R <sub>OUT</sub> Output resistance         1           t <sub>OF</sub> Turn-on time         Noise-reducing capacitor = 1 nF from TX_RX_NRF to ground         10           t <sub>OFF</sub> Turn-off time         10           DAC_NRF           Bias voltage         V <sub>AVDD</sub> / 4.7           R <sub>OUT</sub> Output resistance         1 |                   |                                                        |                         |     |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Bias voltage      |                                                        | V <sub>PAV S</sub> / 2  |     | V    |
| R <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Output resistance |                                                        | 4                       |     | kΩ   |
| t <sub>ON</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Turn-on time      |                                                        | 250                     |     | ms   |
| t <sub>OFF</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Turn-off time     |                                                        | 10                      |     | μs   |
| TX_RX_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | NRF               | •                                                      | •                       | ·   |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Bias voltage      |                                                        | V <sub>AVDD</sub> / 2   |     | V    |
| R <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Output resistance |                                                        | 1                       |     | kΩ   |
| t <sub>ON</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Turn-on time      |                                                        | 10                      |     | μs   |
| t <sub>OFF</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Turn-off time     |                                                        | 10                      |     | μs   |
| DAC_NF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RF                | •                                                      | •                       | ·   |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Bias voltage      |                                                        | V <sub>AVDD</sub> / 4.7 |     | V    |
| R <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Output resistance |                                                        | 1                       |     | kΩ   |
| t <sub>ON</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Turn-on time      | Noise-reducing capacitor = 1 nF from DAC_NRF to ground | 10                      |     | μs   |
| t <sub>OFF</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Turn-off time     |                                                        | 10                      |     | μs   |



# **ELECTRICAL CHARACTERISTICS: Digital**

At  $T_{CASE}$  = +25°C,  $V_{PAVS}$  = 15 V, and  $V_{AVDD}$  =  $V_{DVDD}$  = 3.3 V, unless otherwise noted.

|                 | PARAMETEI                 | ₹                | TEST CONDITIONS                     | MIN             | TYP MAX                   | UNIT      |  |
|-----------------|---------------------------|------------------|-------------------------------------|-----------------|---------------------------|-----------|--|
| DIGITA          | L INPUTS (SCLK, DI, CS, S | SD, DAC, XCLK)   |                                     |                 |                           |           |  |
|                 | Leakage input current     |                  | 0 V ≤ V <sub>IN</sub> ≤ DVDD        | -1              | 0.01 1                    | μA        |  |
| V <sub>IH</sub> | High-level input voltage  | Э                |                                     | 0.7 × DVDD      |                           | V         |  |
| V <sub>IL</sub> | Low-level input voltage   | 1                |                                     |                 | 0.3 × DVDD                | V         |  |
|                 | SD pin function           | SD pin high      | SD > 0.7 × DVDD                     | Dev             | rice in shutdown          |           |  |
|                 | (active high)             | SD pin low       | SD < 0.3 × DVDD                     | Device          | in normal operation       | 1         |  |
|                 | DAC pin function          | DAC pin high     | DAC > 0.7 × DVDD                    | SPI acco        | SPI access to DAC registe |           |  |
|                 | (active high)             | DAC pin low      | DAC < 0.3 × DVDD                    | SPI access to c | ommand and data           | registers |  |
|                 | XCLK frequency range      |                  | XCLK jitter < 180 ps                | 5               | 40                        | MHz       |  |
| DIGITA          | L OUTPUTS (DO, ZC_OUT     | )                |                                     |                 |                           |           |  |
| $V_{OH}$        | High-level output voltage | ge               | I <sub>OH</sub> = 3 mA              | DVDD - 0.4      | DVDD                      | V         |  |
| $V_{OL}$        | Low-level output voltag   | je               | $I_{OL} = -3 \text{ mA}$            | GND             | GND + 0.4                 | V         |  |
| DIGITA          | L OUTPUTS (INT, TX_FLA    | G, RX_FLAG)      |                                     |                 |                           |           |  |
| I <sub>OH</sub> | High-level output curre   | nt               | $V_{OH} = 3.3 \text{ V}$            |                 | 1                         |           |  |
| $V_{OL}$        | Low-level output voltag   | je               | I <sub>OL</sub> = 4 mA              |                 | 0.4                       |           |  |
| I <sub>OL</sub> | Low-level output currer   | nt               | $V_{OL} = 400 \text{ mV}$           | 4               |                           | mA        |  |
|                 | INT pin (active low,      | INT pin high     | INT sink high < 1 μA                | No              | rmal operation            |           |  |
|                 | open-drain)               | INT pin low      | INT < 0.4 V                         | Interi          | rupt has occurred         |           |  |
|                 | TX_FLAG (active low,      | TX_FLAG pin high | TX_FLAG sink high < 1 μA            | Tx              | block disabled            |           |  |
|                 | open-drain)               | TX_FLAG pin low  | TX_FLAG < 0.4 V                     | Т               | x block ready             |           |  |
|                 | RX_FLAG (active           | RX_FLAG pin high | RX_FLAG sink high < 1 μA            | Rx              | block disabled            |           |  |
|                 | low, open-drain)          | RX_FLAG pin low  | RX_FLAG < 0.4 V                     | R               | x block ready             |           |  |
| GAIN T          | IMING                     | •                |                                     |                 |                           |           |  |
|                 | Gain select time          |                  |                                     |                 | 0.2                       | μs        |  |
| SHUTD           | OWN MODE TIMING           |                  |                                     |                 |                           |           |  |
|                 | Enable time               |                  | SD pin transitions from high to low |                 | 3                         | ms        |  |
|                 | Disable time              |                  | SD pin transitions from low to high |                 | 2                         |           |  |
| POR TI          | MING                      |                  |                                     |                 |                           |           |  |
|                 | Power-on reset power-     | up time          | DVDD ≥ 2 V                          |                 | 3                         | ms        |  |



# **ELECTRICAL CHARACTERISTICS: Zero-Crossing Detector**

At  $T_{CASE}$  = +25°C,  $V_{PAVS}$  = 15 V, and  $V_{AVDD}$  =  $V_{DVDD}$  = 3.3 V, unless otherwise noted.

|                 | PARAMETER           | TEST CONDITIONS                                          | MIN  | TYP | MAX  | UNIT |
|-----------------|---------------------|----------------------------------------------------------|------|-----|------|------|
|                 | Input voltage range |                                                          | AGND |     | AVDD | V    |
|                 | Input current range |                                                          | -10  |     | 10   | mA   |
| R <sub>IN</sub> | Input resistance    | $AGND \le V_{IN} \le AVDD$                               |      | 2   |      | ΜΩ   |
| C <sub>IN</sub> | Input capacitance   |                                                          |      | 4   |      | pF   |
|                 | Rising threshold    |                                                          | 0.45 | 0.9 | 1.35 | V    |
|                 | Falling threshold   |                                                          | 0.25 | 0.5 | 0.75 | V    |
|                 | Hysteresis          |                                                          | 0.2  | 0.4 | 0.6  | V    |
|                 | Jitter              | 50 Hz and 60 Hz, 240 $\rm V_{RMS}$ and 120 $\rm V_{RMS}$ |      | 10  |      | ns   |

# **ELECTRICAL CHARACTERISTICS: Power Supply**

At  $T_{CASE} = +25$ °C,  $T_{J} = -40$ °C to +125°C,  $V_{PAVS} = 15$  V, and  $V_{AVDD} = V_{DVDD} = 3.3$  V, unless otherwise noted.

|                     | PARAMETER          | TEST CONDITIONS                                                                | MIN | TYP | MAX | UNIT |
|---------------------|--------------------|--------------------------------------------------------------------------------|-----|-----|-----|------|
| OPERATI             | NG SUPPLY RANGE    |                                                                                |     |     |     |      |
| PA_VS               | Power amplifier    |                                                                                | 7   | 15  | 24  | V    |
| DVDD                | Digital supply     |                                                                                |     | 3.3 |     | V    |
| AVDD                | Analog supply      |                                                                                |     | 3.3 |     | V    |
| QUIESCE             | NT CURRENT (SD pin | low)                                                                           | ·   |     |     |      |
|                     |                    | $I_0 = 0 \text{ V, PA} = \text{on}^{(1)},$<br>REG_PA_CURRENT_CFG[7:6] = 00     | 40  | 48  | 56  | mA   |
|                     | Damas annillias    | $I_0 = 0 \text{ V, PA} = \text{on}^{(1)},$<br>REG_PA_CURRENT_CFG[7:6] = 01     | 68  | 78  | 88  | mA   |
| IQ <sub>PA_VS</sub> | Power amplifier    | $I_0 = 0 \text{ V, PA} = \text{on}^{(1)},$<br>REG_PA_CURRENT_CFG[7:6] = 10     | 84  | 96  | 108 | mA   |
|                     |                    | I <sub>O</sub> = 0 V, PA = on <sup>(1)</sup> ,<br>REG_PA_CURRENT_CFG[7:6] = 11 | 10  | 17  | 24  | mA   |
|                     |                    | Tx configuration (2)                                                           | 1.5 | 2.5 | 3.5 | mA   |
| $IQ_{DVDD}$         | Digital supply     | Rx configuration <sup>(3)</sup>                                                | 1.1 | 2.1 | 3.1 | mA   |
|                     |                    | All blocks disabled <sup>(4)</sup>                                             |     | 330 | 450 | μΑ   |
|                     |                    | Tx configuration <sup>(3)</sup>                                                | 8   | 11  | 14  | mA   |
| $IQ_{AVDD}$         | Analog supply      | Rx configuration <sup>(4)</sup>                                                | 9   | 13  | 17  | mA   |
|                     |                    | All blocks disabled <sup>(4)</sup>                                             |     | 25  | 100 | μΑ   |
| SHUTDO              | WN                 |                                                                                | ·   |     |     |      |
| SD <sub>PA_VS</sub> | Power amplifier    | SD pin high                                                                    |     | 40  | 150 | μΑ   |
| SD <sub>DVDD</sub>  | Digital supply     | SD pin high                                                                    |     | 330 | 400 | μΑ   |
| SD <sub>AVDD</sub>  | Analog supply      | SD pin high                                                                    |     | 25  | 50  | μA   |

<sup>(1)</sup> PA and PA output enabled.

<sup>(2)</sup> The DAC, TX\_PGA, low-pass filter, PA, PA\_NRF, TX\_RX\_NRF, and DAC\_NRF blocks are enabled in the Tx configuration. All other blocks are disabled.

<sup>(3)</sup> The RX\_PGA1, high-pass filter, low-pass filter, RX\_PGA2, and TX\_RX\_NRF blocks are enabled in the Rx configuration. All other blocks are disabled.

<sup>(4)</sup> All internal blocks disabled, SD pin low.



# **SPI TIMING REQUIREMENTS**

|                   | PARAMETER                                     | MIN  | TYP | MAX | UNIT                             |
|-------------------|-----------------------------------------------|------|-----|-----|----------------------------------|
|                   | Input capacitance                             |      | 1   |     | pF                               |
| t <sub>RFI</sub>  | Input rising and falling time (CS, DIN, SCLK) |      |     | 2   | ns                               |
| t <sub>RFO</sub>  | DOUT rising and falling time                  |      |     | 10  | ns                               |
| t <sub>CSH</sub>  | CS high time                                  | 10   |     |     | DAC_CLK<br>cycles <sup>(1)</sup> |
| t <sub>CS0</sub>  | SCLK edge to CS falling edge setup time       | 10   |     |     | ns                               |
| t <sub>CSSC</sub> | CS falling edge to first SCLK edge setup time | 10   |     |     | ns                               |
| f <sub>SCLK</sub> | SCLK frequency                                |      | 20  | 30  | MHz                              |
| t <sub>HI</sub>   | SCLK high time                                | 16.7 | 25  |     | ns                               |
| t <sub>LO</sub>   | SCLK low time                                 | 16.7 | 25  |     | ns                               |
| t <sub>SCCS</sub> | SCLK last edge to CS rising edge setup time   | 10   |     |     | ns                               |
| t <sub>CS1</sub>  | CS rising edge to SCLK edge setup time        | 10   |     |     | ns                               |
| t <sub>SU</sub>   | DIN setup time                                | 5    |     |     | ns                               |
| t <sub>HD</sub>   | DIN hold time                                 | 5    |     |     | ns                               |
| t <sub>DO</sub>   | SCLK to DOUT valid propagation delay          |      |     | 16  | ns                               |
| t <sub>soz</sub>  | CS rising edge to DOUT forced to Hi-Z         |      |     | 20  | ns                               |

<sup>(1)</sup>  $\overline{\text{CS}}$  pin must remain high for at least ten DAC\_CLK cycles after a write operation and must remain high for at least five DAC\_CLK cycles after a read operation.



# **TIMING DIAGRAMS**



Figure 1. SPI Mode 0,0



Figure 2. SPI Mode 1,1



# **PIN CONFIGURATION**



NOTE: Connect exposed thermal pad to ground.

# **PIN DESCRIPTIONS**

| NAME        | PIN NO. | PIN DESCRIPTIONS  DESCRIPTION                                                                                         |
|-------------|---------|-----------------------------------------------------------------------------------------------------------------------|
| AGND1       | 12      | Analog ground                                                                                                         |
| AGND2       | 29      | Analog ground                                                                                                         |
| AVDD1       | 11      | Analog supply                                                                                                         |
| AVDD2       | 30      | Analog supply                                                                                                         |
| CS          | 6       | SPI digital chip-select input                                                                                         |
| DAC         | 7       | DAC mode select digital input                                                                                         |
| DAC_OUT     | 14      | DAC analog output                                                                                                     |
| DAC_NRF     | 16      | DAC analog output  DAC noise-reducing filter analog input                                                             |
| DGND        | 1       | Digital ground                                                                                                        |
| DGND2       | 24      | Digital ground                                                                                                        |
| DIN         | 4       | SPI digital input                                                                                                     |
| DNC         | 15, 34  | Do not connect                                                                                                        |
| DOUT        | 5       |                                                                                                                       |
|             | 2       | SPI digital output (push or pull)                                                                                     |
| DVDD<br>INT | 9       | Digital supply  Interrupt on undervoltage, undercurrent, or thermal overload (digital output, open-drain, active low) |
| NC          | 23, 25  |                                                                                                                       |
|             | *       | No internal connection (connect to GND or leave unconnected)                                                          |
| PA_GND1     | 41      | Power amplifier ground                                                                                                |
| PA_GND2     | 40      | Power amplifier ground (connect to PA_GND1, pin 41)                                                                   |
| PA_GND3     | 31      | Power amplifier ground (connect to PA_GND1, pin 41)                                                                   |
| PA_IN       | 18      | Power amplifier analog input                                                                                          |
| PA_ISET     | 26      | Power amplifier current-limit adjust pin (left open if not used)                                                      |
| PA_NRF      | 19      | Power amplifier noise-reducing filter analog input                                                                    |
| PA_OUT1     | 43      | Power amplifier output                                                                                                |
| PA_OUT2     | 42      | Power amplifier output (connect to PA_OUT1, pin 43)                                                                   |
| PA_VS1      | 45      | Power amplifier supply                                                                                                |
| PA_VS2      | 44      | Power amplifier supply (connect to PA_VS1, pin 45)                                                                    |
| PA_VS3      | 46      | Power amplifier supply (connect to PA_VS1, pin 45)                                                                    |
| RX_F_OUT    | 22      | Receiver filter analog output                                                                                         |
| RX_FLAG     | 48      | Receiver ready flag (digital output, open-drain, active low)                                                          |
| RX_PGA1_IN  | 27      | Receiver PGA1 analog input                                                                                            |
| RX_PGA2_IN  | 21      | Receiver PGA2 analog input                                                                                            |
| RX_PGA2_OUT | 20      | Receiver PGA2 analog output                                                                                           |
| SCLK        | 3       | SPI serial clock input                                                                                                |
| SD          | 8       | System shutdown digital input (active high)                                                                           |
| TSENSE      | 35      | Analog temperature sensing diode (anode)                                                                              |
| TX_F_OUT    | 17      | Transmit filter analog output                                                                                         |
| TX_FLAG     | 47      | Transmitter ready flag (digital output, open-drain, active low)                                                       |
| TX_PGA_IN   | 13      | Transmitter PGA analog input                                                                                          |
| TX_RX_NRF   | 28      | Transmitter and receiver noise-reducing filter analog input                                                           |
| XCLK        | 10      | DAC clock digital input                                                                                               |
| ZC_IN1      | 39      | Zero-crossing detector 1, analog input                                                                                |
| ZC_IN2      | 38      | Zero-crossing detector 2, analog input                                                                                |
| ZC_IN3      | 32      | Zero-crossing detector 3, analog input                                                                                |
| ZC_OUT1     | 37      | Zero-crossing detector 1, digital output (push or pull)                                                               |
| ZC_OUT2     | 36      | Zero-crossing detector 2, digital output (push or pull)                                                               |
| ZC_OUT3     | 33      | Zero-crossing detector 3, digital output (push or pull)                                                               |

Copyright © 2013, Texas Instruments Incorporated



# **FUNCTIONAL BLOCK DIAGRAM**





# **TYPICAL CHARACTERISTICS**

At  $T_J = +25$ °C,  $V_{PA~V~S} = 15~V$ , and  $V_{AVDD} = V_{DVDD} = 3.3~V$ , unless otherwise noted.



Figure 3. Tx, Rx LOW-PASS FILTER GAIN vs FREQUENCY



Figure 4. Rx BAND-PASS FILTER GAIN vs FREQUENCY



Figure 5. Rx PATH NOISE DENSITY





Figure 7. PA GAIN vs FREQUENCY



Figure 8. PA PSRR vs FREQUENCY



# **TYPICAL CHARACTERISTICS (continued)**

At  $T_J$  = +25°C,  $V_{PA~V~S}$  = 15 V, and  $V_{AVDD}$  =  $V_{DVDD}$  = 3.3 V, unless otherwise noted.





Figure 9. PA OUTPUT vs OUTPUT LOAD

Figure 10. ARIB CONDUCTED EMISSIONS



Figure 11. FCC CONDUCTED EMISSIONS

Submit Documentation Feedback

Copyright © 2013, Texas Instruments Incorporated



#### **APPLICATION INFORMATION**

### **GENERAL DESCRIPTION**

The AFE032 is an integrated, power-line communication, analog front-end device that functions in conjunction with a microcontroller. The device conditions data generated in a microcontroller and transmits such data onto power lines through a line-coupling circuit.

The device includes several primary functional blocks:

- A power amplifier (PA) transmits data onto power lines through a line-coupling circuit.
- The transmit path (Tx) consists of a high-precision, digital-to-analog converter (DAC), programmable amplifier (TX\_PGA), and low-pass filter (LPF).
- The receive path (Rx) consists of two programmable amplifiers (RX\_PGA1 and RX\_PAG2) and a band-pass filter [(an LPF and a high-pass filter (HPF)].

#### **BLOCK DESCRIPTIONS**

# **Power Amplifier Block**

The power amplifier (PA) block consists of a high slew rate, high-voltage, and high-current operational amplifier. The PA is configured with an inverting gain of 7 V/V, has a low-pass filter response, and maintains excellent linearity and low distortion throughout its bandwidth. The PA is specified to operate from 7 V to 24 V and can deliver up to ±1.9 A of continuous output current over the specified junction temperature range of –40°C to +125°C. The PA block is shown in Figure 12.



Figure 12. PA Block Equivalent Circuit

(1)



Connecting the PA in a typical power line communication (PLC) application requires few additional components. Figure 13 shows the typical connections to the PA block.



Figure 13. Typical Connections to the PA

The external capacitor ( $C_{IN}$ ) introduces a single-pole, high-pass characteristic to the PA transfer function. The  $C_{IN}$  and PA combination has a band-pass response because of the inherent low-pass transfer function from the PA. The value of the high-pass cutoff frequency is determined by  $C_{IN}$  reacting with the input resistance of the PA circuit, and can be determined by Equation 1:

$$C_{\text{IN}} = \frac{1}{2 \times \pi \times 18 \text{ k}\Omega \times f_{\text{HP}}}$$

#### where:

- C<sub>IN</sub> = external input capacitor and
- f<sub>HP</sub> = desired high-pass cutoff frequency.

For example, setting  $C_{IN}$  to 3.3 nF results in a high-pass cutoff frequency of 2.9 kHz. The voltage rating for  $C_{IN}$  should be determined to withstand operation up to the PA power-supply voltage.

When the transmitter is not in use, the output can be disabled and placed in a high-impedance state by following the procedure outlined in the *Power Amplifier Enable Sequence* section.

Refer to the *Initialization Sequence* and *Power Amplifier Enable Sequence* sections for details on the proper sequence when enabling the power amplifier.



### PA Current Limiting

The PA\_ISET pin (pin 26) provides a resistor-programmable output current limit for the PA block. Equation 2 determines the value of the external  $R_{\text{SFT}}$  resistor attached to this pin.

$$I_{LIM} = \frac{1.2 \text{ V} \times 16.320 \text{ k}\Omega}{R_{INT} + R_{SET}}$$

#### where:

• R<sub>SET</sub> = the value of the external resistor connected between pin 26 and ground,

11

• R<sub>INT</sub> = the value of the internal resistor as programmed by the SPI interface in Table 18 (bits 4 and 5), and

R<sub>INT</sub> bit setting for bits 4 and 5 in Table 18 are listed in Table 1.

 BIT SETTING
  $R_{INT}$  VALUE

 00
 17 kΩ

 01
 11 kΩ

 10
 8 kΩ

1.2 kΩ

Table 1. R<sub>INT</sub> Bit Settings

Note that there is a 30% tolerance on the I<sub>lim</sub> value given by Equation 2.

#### Tx Block

The Tx block consists of the Tx PGA and Tx filter.

The Tx PGA is a low-noise, high-performance, programmable gain amplifier. In DAC mode [where the DAC pin, pin 7, is a logic '1' and Tx enable (bit 4 in the REG\_RX/TX\_CTL register) is a logic '1'], the Tx PGA operates as the internal digital-to-analog converter (DAC) output buffer with programmable gain. The Tx PGA gain is programmed through the serial interface. The Tx PGA gain settings are 1.15 V/V, 2.3 V/V, 3.25 V/V, and 4.6 V/V. Gain is selectable via the TX PGA gain pins (bits 2 to 0 in the REG\_RX/TX\_CTL register).

The Tx filter is a unity-gain, fourth-order, low-pass filter. The Tx filter cutoff frequency is selectable between the CENELEC (bands A, B, C, or D), ARIB, or FCC modes. The LPF band select bits (bits 6 to 4 in the REG\_HPF/LPF\_CFG register) determine the cutoff frequency.

When in DAC mode, the device accepts serial data from the microprocessor and writes that data to the internal DAC registers.

Proper connections for the Tx signal path for DAC mode operation are shown in Figure 14.



(1) For the capacitor value of  $C_{IN}$ ,  $f_{HP}$  is the desired lower cutoff frequency and 17 k $\Omega$  is the PA input resistance.

Figure 14. Recommended Tx Signal Chain Connections

Copyright © 2013, Texas Instruments Incorporated



The capacitors listed in Figure 14 should be rated to withstand the full AVDD power-supply voltage for  $C_{DAC}$  and  $PA_{NS}$  for  $C_{IN}$ .

#### **Rx Block**

The Rx block consists of the Rx PGA1, Rx filter, and Rx PGA2. Both Rx PGA1 and Rx PGA2 are high-performance programmable gain amplifiers that can be configured through the SPI interface.

Rx PGA1 can operate as either an attenuator or in gain. The Rx PGA1 gain steps are 0.125 V/V, 0.25 V/V, 0.5 V/V, 1 V/V, 2 V/V, 4 V/V, 8 V/V, 16 V/V, and 32 V/V. Gains are selectable with the RX\_PGA1 gain bits (bits 7 to 4 in the REG\_RXPGA\_CFG register). Configuring the Rx PGA1 as an attenuator (at gains less than 1 V/V) is useful for applications where large interference signals are present within the signal band. Attenuating the large interference allows these signals to pass through the analog Rx signal chain without causing an overload; the interference signal can then be processed and removed within the microprocessor as necessary. Similarly, if a transmitter is located close to the receiver, gains less than 1 V/V may be needed.

The Rx PGA2 gain steps are 1 V/V, 4 V/V, and 16 V/V. Gains are selectable through the RX\_PGA2 gain bits (bits 3 to 1 in the REG\_RXPGA\_CFG register).

The Rx filter is a very low-noise, unity-gain, fourth-order, low-pass or band-pass filter. The Rx filter cutoff frequency is selectable between the CENELEC (bands A, B, C, or D), ARIB, or FCC modes. The LPF band select bits (bits 6 to 4 of the REG\_HPF/LPF\_REG register) determine the cutoff frequency for the LPF. The HPF band select bits (bits 1 and 2 of the REG\_HPF/LPF\_REG register) set up the cutoff frequency of the HPF.

Recommended connections for the Rx signal chain are shown in Figure 15.



- (1) For capacitor value C<sub>1</sub>, f is the desired lower cutoff frequency and R<sub>RXPAG1IN</sub> is the input resistance of RX\_PGA1.
- (2) For capacitor value C2, f is the desired lower cutoff frequency and RRXPAG2IN is the input resistance of RX\_PGA2.

Figure 15. Recommended Connections for Rx Signal Chain

Figure 16 shows, a fourth-order, passive band-pass filter that is optional but recommended for applications with high performance needs. The external passive band-pass filter removes unwanted, out-of-band signals from the signal path, and it prevents such signals from reaching the active internal filters within the device.



(1) For capacitor value C<sub>1</sub>, f is the desired lower cutoff frequency and R<sub>RXPGA1IN</sub> is the input resistance of RX\_PGA1.

Figure 16. Passive Band-Pass Rx Filter

20



The following steps can be used to quickly design the passive pass-band filter. (Note that these steps produce an approximate result.)

- 1. Choose the filter characteristic impedance, Z<sub>C</sub>:
  - For a –6-db passband attenuation:  $R_3 = R_4 = Z_C$ .
  - For a 0-db passband attenuation:  $R_4 = Z_C$ ,  $R_3 = 10 \times Z_C$ .
- 2. Calculate values for C<sub>3</sub>, C<sub>4</sub>, L<sub>3</sub>, and L<sub>4</sub> using the following equations:

$$C_3 = \frac{1}{2 \times \pi \times f_3 \times Z_C}$$

$$C_4 = \frac{1}{2 \times \pi \times f_4 \times Z_C}$$

$$L_3 = \frac{Z_C}{2 \times \pi \times f_3}$$

$$L_4 = \frac{Z_C}{2 \times \pi \times f_4}$$

Table 2 and Table 3 show standard values for common applications.

Table 2. Recommended Component Values for Fourth-Order Passive Band-Pass Filters (0-dB Pass-Band Attenuation)

| FREQUENCY BAND  | FREQUENCY<br>RANGE<br>(kHz) | CHARACTERISTIC<br>IMPEDANCE | R3    | R4<br>(kΩ) | C3<br>(nF) | C4<br>(nF) | L3<br>(µH) | L4<br>(μΗ) |
|-----------------|-----------------------------|-----------------------------|-------|------------|------------|------------|------------|------------|
| CENELEC A       | 35 to 95                    | 1 kΩ                        | 1 kΩ  | 10         | 4.7        | 1.5        | 1500       | 4700       |
| CENELEC B, C, D | 95 to 150                   | 1 kΩ                        | 1 kΩ  | 10         | 1.7        | 1          | 1200       | 1500       |
| SFSK            | 63 to 74                    | 1 kΩ                        | 1 kΩ  | 10         | 2.7        | 2.2        | 2200       | 2200       |
| FCC and ARIB    | 15 to 600                   | 100 Ω                       | 100 Ω | 1          | 100        | 2.2        | 27         | 1000       |

Table 3. Recommended Component Values for Fourth-Order Passive Band-Pass Filters (–6-dB Pass-Band Attenuation)

| FREQUENCY BAND  | FREQUENCY<br>RANGE<br>(kHz) | CHARACTERISTIC<br>IMPEDANCE | R3    | R4    | C3<br>(nF) | C4<br>(nF) | L3<br>(µH) | L4<br>(μΗ) |
|-----------------|-----------------------------|-----------------------------|-------|-------|------------|------------|------------|------------|
| CENELEC A       | 35 to 95                    | 1 kΩ                        | 1 kΩ  | 1 kΩ  | 4.7        | 1.5        | 1500       | 4700       |
| CENELEC B, C, D | 95 to 150                   | 1 kΩ                        | 1 kΩ  | 1 kΩ  | 1.7        | 1          | 1200       | 1500       |
| SFSK            | 63 to 74                    | 1 kΩ                        | 1 kΩ  | 1 kΩ  | 2.7        | 2.2        | 2200       | 2200       |
| FCC and ARIB    | 15 to 600                   | 100 Ω                       | 100 Ω | 100 Ω | 100        | 2.2        | 27         | 1000       |

Avoid excessive capacitive loading when laying out the printed circuit board (PCB) traces from the inputs or outputs of the Rx block components. Keeping the PCB capacitance from the inputs to ground, or outputs to ground, below 100 pF is recommended.

Copyright © 2013, Texas Instruments Incorporated



Figure 17 shows the complete Rx signal path, including the optional passive band-pass filter.



- (1) For capacitor value C<sub>1</sub>, f is the desired lower cutoff frequency and R<sub>RXPGA1IN</sub> is the input resistance of RX\_PGA1.
- (2) For capacitor value C2, f is the desired lower cutoff frequency and R<sub>RXPGA2IN</sub> is the input resistance of RX\_PGA2.

Figure 17. Complete Rx Signal Path (with Optional Band-Pass Filter)

#### **DAC Block and DSP Path**

The AFE032 contains a digital signal processing (DSP) path that receives incoming DAC samples delivered from an external processor, conditions each sample, and delivers these samples to a 12-bit DAC. The device serial interface is used to write directly to the DSP path when the DAC pin (pin 7) is driven high. Use the following sequence to write samples to the DAC:

- Send a valid XCLK signal to the device (refer to the *AFE032 Clock Requirements* section for more details on the XCLK signal).
- Set CS low.
- Wait 20 DAC\_CLK cycles (refer to the AFE032 Clock Requirements section for more details on the relationship between the XCLK frequency and DAC\_CLK frequency).
- Set the DAC pin (pin 7) high to configure the device in DAC mode.
- Write a 12-bit word to DIN. (1) Note that the DAC register is left-justified.
- Set  $\overline{\text{CS}}$  high to indicate that the sample is entered.

Refer to the DAC Mode section for more details on using the device in DAC mode.

The full-scale DAC output swing equals the DAC\_NRF voltage level. Table Table 4 shows the ideal dc DAC output voltage for a given input code.

Table 4. Ideal DAC Output

| INPUT CODE (Hex) | IDEAL DAC OUTPUT VOLTAGE (V)                                                  |  |  |  |
|------------------|-------------------------------------------------------------------------------|--|--|--|
| 7FF              | DAC_NRF bias voltage                                                          |  |  |  |
| 001              | [(DAC_NRF bias voltage) / (2 <sup>12</sup> – 1)] + (DAC_NRF bias voltage) / 2 |  |  |  |
| 000              | (DAC_NRF bias voltage) / 2                                                    |  |  |  |
| FFF              | [(DAC_NRF bias voltage) / 2] – (DAC_NRF bias voltage) / (2 <sup>12</sup> – 1) |  |  |  |
| 800              | 0                                                                             |  |  |  |

<sup>(1)</sup> The only exception to the 12-bit DAC sample length is when using a 16-bit envelope. See the SPI Envelope Exception Case section for more details.

# DAC\_NRF, PA\_NRF, and TX\_RX\_NRF Blocks

The DAC\_NRF, PA\_NRF, and TX\_RX\_NRF blocks create biasing points used internally to the device. Each reference divides its respective power-supply voltage with a precision resistive voltage divider. PA\_NRF provides a PA\_VS / 2 voltage used for the PA; TX\_RX\_NRF provides an AVDD / 2 voltage used for the Tx PGA, Tx filter, Rx PGA1, Rx filter, and Rx PGA2; and DAC\_NRF provides an AVDD / 4.7 voltage used for the DAC. Each NRF block has its output brought out to an external pin that can be used for filtering and noise reduction. These capacitors are optional, but are recommended for best performance.



# **Zero-Crossing Detector Block**

The device includes three zero-crossing detectors. Zero-crossing detectors can be used to synchronize communications signals to the ac line or sources of noise. Typically, in single-phase applications, only a single zero-crossing detector is used. In three-phase applications, two or three zero-crossing detectors can be used. Figure 18 shows the AFE032 configured for non-isolated, zero-crossing detection.



Figure 18. Non-Isolated Zero-Crossing Detection Using the AFE032

Non-isolated zero-crossing waveforms are shown in Figure 19.



Figure 19. Non-Isolated, Zero-Crossing Waveforms

Submit Documentation Feedback



Schottky diodes are recommended (see Figure 18) for maximum device protection from line transients. These diodes limit the ZC\_IN pins (pins 32, 38, and 39) to within the maximum rating of (AVDD + 0.4 V) and (AGND – 0.4 V). Some applications may require an isolated zero-crossing detection circuit. With a minimal amount of components, the AFE032 can be configured for isolated zero-crossing detection, as shown in Figure 20.



Figure 20. Isolated Zero-Crossing Detection Using the AFE032

Isolated zero-crossing waveforms are shown in Figure 21.



Figure 21. Isolated Zero-Crossing Waveforms

#### **DIGITAL LOGIC INTERFACE**

The primary functions of the AFE032 digital module are to:

- Provide an interface for an external DSP to configure the internal blocks of the AFE032.
- Provide a digital processing path that conditions samples coming from an external DSP.
- Transmit the conditioned samples to the internal 12-bit DAC.

To accomplish these functions, the device digital logic supports two modes of operation: SPI mode and DAC mode.

In SPI mode, the device processes commands to either configure the internal analog and digital circuits or to provide status to an external DSP. In DAC mode, an external DSP uses the SPI to provide DAC samples to the device.

Descriptions of all the registers mentioned in this section can be found in the Register Map section.

### **AFE032 Clock Requirements**

The device requires the following clocks: XCLK and SCLK.

XCLK is a free-running clock with a 50/50 duty cycle, frequency ranges from 10 MHz to 40 MHz, and less than 180 ps of RMS jitter. SCLK is an SPI clock used for the SPI interface with frequency ranges from 14 MHz to 30 MHz. This clock is active when  $\overline{CS}$  is '0'.

The device contains two programmable clock dividers that can be used to generate the internal DAC clock (referred to as  $DAC\_CLK$ ). This internal DAC clock determines the rate at which the internal device DAC updates its analog output. The internal DAC clock is also used by the digital logic in the device (with the exception of the SPI slave module that requires a separate SCLK signal). The REG\_CLK\_DIV register is programmed by the user to control the internal DAC clock frequency. The internal DAC clock is created by two 4-bit clock dividers in series. Each divider is a 4-bit decimal clock divider that can divide the frequency of the XCLK signal by an integer between 1 and 16. Each clock divider produces an N+1 divided-down clock, where N is the programmed, 4-bit divide value. The XCLK frequency can be divided by a maximum value of 256. The first divider in the series is controlled by the POST\_CLK\_DIV bits (bits 7 to 4 in the REG\_CLK\_DIV register) and the second divider is controlled by the PRE\_CLK\_DIV bits (bits 3 to 0 in the REG\_CLK\_DIV register). If the application does not need to divide XCLK by a value greater than 16, then POST\_CLK\_DIV is not programmed because these bits default to '0'. For applications where XCLK must be divided down by a number greater than 16, both PRE\_CLK\_DIV and POST\_CLK\_DIV are used to create the target divide-down value required to generate DAC\_CLK. In sum, the relationship between XCLK and DAC\_CLK can be expressed as Equation 3:

Note that for proper device operation, DAC\_CLK must always be slower than SCLK.

In DAC mode, an external processor (also referred to as the SPI master or external DSP) transmits DAC samples to the device via the SPI at a rate of  $f_S$  samples per second.  $f_S$  may be less than or equal to DAC\_CLK; however, the external processor clock and the AFE032 XCLK must be generated from the same crystal.

# **Power-Up Sequence**

A specific power-up sequence must be implemented to properly use the AFE032. The device internal blocks are disabled if proper VDD levels are not maintained. The following sequence applies at power-up (note that the SD pin must be held low throughout the entire power-up sequence):

- Power is applied to the device.
- When the supply connected to the AVDD1, AVDD2, and DVDD pins reaches a valid, 3-V dc voltage level, the
  device digital logic comes out of reset.
- At this point, a valid XCLK signal is sent to the device for at least 65,536 cycles.

Every time power is applied to the device, in addition to the power-up sequence, a complete initialization sequence must be followed before the user can transmit data with the power amplifier. The complete initialization sequence must be followed also after a soft reset is performed (see the AFE032 Reset Options section for more information on soft reset). The *Initialization Sequence* section provides more details. Similarly, perform a sequence each time the device transitions from receiver mode (also referred to as *TX mode*). The *Power Amplifier Enable Sequence* section provides more details for this Rx to Tx mode transition sequence.

Copyright © 2013, Texas Instruments Incorporated

Submit Documentation Feedback

(3)



#### **SPI Mode**

Holding the DAC pin low places the device in SPI mode. The following rules apply to the SPI slave operation when the device is in SPI mode:

- Each SPI operation is 16 bits wide.
- The  $\overline{\text{CS}}$  pin is set to '0' for each 16-bit SPI operation.
- The CS pin is set to '1' between consecutive SPI operations.
- A minimum of ten DAC\_CLK cycles must be inserted after a write operation and a minimum of five DAC\_CLK cycles must be inserted after a read operation. During these cycles, the CS pin is set to '1'.
- The device DIN pin value is latched in during the SCLK rising edge.
- The device drives DOUT on the SCLK falling edge.
- DOUT assumes a high-impedance state when CS is set to '1'.

During an SPI operation in SPI mode, the following protocol is applied to the DIN pin by the SPI master:

- The first bit of the operation is the read and write (R/W) bit. An SPI read is specified when an R/W bit is '1'. An SPI write is specified when an R/W bit is '0'.
- The next seven bits are the SPI address.
- The next eight bits are the SPI data.

Table 5 lists a complete example of the 16-bit codeword format.

**LOCATION FUNCTION BIT NAME** (0 = LSB, 15 = MSB)LSB of SPI data DATA0 0 DATA1 1 SPI data DATA2 2 SPI data DATA3 3 SPI data DATA4 4 SPI data DATA5 5 SPI data DATA6 6 SPI data DATA7 7 MSB of SPI data ADDR0 8 LSB of register address bit ADDR1 9 Register address bit ADDR2 10 Register address bit ADDR3 Register address bit 11 ADDR4 12 Register address bit ADDR5 13 Register address bit ADDR6 14 MSB of register address bit R/W 15 Read or write: 0 = write, 1 = read

Table 5. 16-Bit Codeword Format for an SPI Operation in SPI Mode

During an SPI operation, the following protocol is applied to the DOUT pin:

- If the current SPI operation from the master is a write operation, the AFE032 displays the previous operation received from the master on DOUT.
- If the current SPI operation from the master is a read operation, the AFE032 displays the R/W bit of the previous operation followed by the 7-bit address of the previous operation on DOUT. The remaining eight bits that follow depend on whether the previous operation was a read or write operation.
  - If a read request immediately follows a write operation, then the last eight bits are whatever was written to the device on DIN by the SPI master.
  - If a read request immediately follows a read operation, then the last eight bits are the contents of the AFE032 address used in the previous read operation.

Note that two SPI operations are required for the device to transmit status bits over the SPI. The first operation provides the AFE032 with the SPI register address to be read. The second operation transfers the data.



A minimum of ten DAC\_CLK cycles must be inserted between consecutive write operations and a minimum of five DAC\_CLK cycles must be inserted between consecutive read operations.

#### **DAC Mode**

The device digital logic contains four digital processing blocks to condition incoming DAC samples delivered from an external processor. The digital processing blocks in the device are referred to as the *DSP path*, as shown in Figure 22.



Figure 22. AFE032 DSP Path

Each block in the DSP path can be enabled or disabled to accommodate for different application scenarios. Processing DAC samples through the device can be broken down as follows:

- The device receives DAC samples (12 bits per sample) from an external DSP through the SPI at a rate of f<sub>S</sub> samples per second.
- The device receives the 12-bit samples and processes them as real signed numbers. Thus, bit 11 is
  processed as a sign bit. Therefore, the absolute value of each sample has 11 bits of resolution.
- The device extracts the DAC samples from the SPI and synchronizes them to DAC\_CLK through the ASYNCH FIFO.

# NOTE

The only exception to the 12-bit DAC sample length is when using a 16-bit envelope. See the *SPI Envelope Exception Case* section for more details.

When an external DSP is ready to send DAC samples to the device, the DAC\_MODE pin is asserted. The device digital logic reconfigures the SPI slave to run in a proprietary mode of operation in order to receive samples from the external DSP. In other words, the SPI interface becomes a write-only serial interface so that the external DSP can send DAC samples to the device. Each sample must be 12 bits wide.



The device digital logic sends valid samples to the DAC as long as the external DSP asserts the DAC\_MODE pin and sends 12-bit samples to the device. Note that whenever DAC\_MODE is not asserted, whichever values are present in the output stage of the DSP path continue to be driven to the DAC. Note also that, by default, all digital processing blocks in the device retain their states when DAC mode is deasserted (see the DSP Path State Retention section for more details). Use the following sequence to write samples to the DAC:

- 1. Send a valid XCLK signal to the device (refer to the *AFE032 Clock Requirements* section for more details on the XCLK signal).
- 2. Set CS low.
- 3. Wait for at least 20 DAC CLK cycles.
- 4. Set DAC (pin 7) high. This setting places the device in DAC mode.
- 5. Write the first 12-bit word to DIN. Note that the DAC register is left-justified.
- 6. Set  $\overline{\text{CS}}$  high to indicate that the sample is entered.
- 7. Wait for at least four SCLK cycles.
- 8. Set CS low.
- 9. Write the subsequent 12-bit word to DIN. Note that the DAC register is left-justified.
- 10. Set  $\overline{\text{CS}}$  high for at least four SCLK cycles to indicate that the sample is entered.
- 11. Repeat the last three steps for each new DAC sample.

#### NOTE

The only exception to the 12-bit DAC sample length is when using a 16-bit envelope. See the SPI Envelope Exception Case section for more details.

Appending 24 mid-range value samples at the end of every transmission of DAC samples is recommended. These 24 samples provide a smooth transition of the entire transmit path (that is, <u>DSP</u> blocks, Tx PGA, and Tx filter) to SPI mode. When the transmission of the last DAC sample ends (and the <del>CS</del> Din is set high), wait for at least 20 DAC\_CLK cycles before bringing the DAC pin (pin 7) low.

# SPI Envelope Exception Case

Some external processors cannot create a 12-bit wide SPI transmission and output 16 bits. If this limitation is encountered, the device supports a special mode where a 12-bit DAC sample can be sent over the SPI inside a 16-bit window. To use the AFE032 16-bit SPI envelope feature take into account the following points:

- Set the DAC SPI select bit (bit 0 of the REG\_AFE032\_CTRL register) to '1'.
- Wait for at least 20 DAC CLK cycles after setting the DAC SPI select bit.
- Set the DAC pin (pin 7) high. This setting places the device in DAC mode.
- Drive the 12-bit DAC sample in the MSB position of the 16-bit SPI envelope.
- Provide 16 valid SCLK cycles in the SPI envelope.

The AFE032 SPI slave latches the first 12 bits and forwards them to the DSP path. The remaining four bits are dropped. When operating the device with the 16-bit SPI envelope enabled, the SPI must be driven exactly as described in this section or the device will not process the DAC samples successfully.

## Digital Filtering

Blocks 1 and 2 of the DSP path provide digital filtering to the samples generated by the external processor.

This section provides recommendations for the coefficient values for filter block 1 and filter block 2 of the DSP path. Three frequency bands are considered:

- CENELEC A band, comprised of frequencies between 3 kHz and 95 kHz.
- ARIB band, comprised of frequencies between 10 kHz and 450 kHz.
- FCC band, comprised of frequencies between 10 kHz and 490 kHz.

Note that the addresses of all registers mentioned in this section are given in the REGISTER MAP section.

Table 6 provides the recommended PRE\_CLK\_DIV and POST\_CLK\_DIV values of the REG\_CLK\_DIV register for the case of a 37.5 MHz XCLK frequency.

# Table 6. Recommended Clock Divider Values for Different Frequency Bands and XCLK = 37.5 MHz

| Frequency band | Clock divider value (decimal) | POST_CLK_DIV (Hex) | PRE_CLK_DIV (Hex) |
|----------------|-------------------------------|--------------------|-------------------|
| CENELEC A      | 22                            | 10                 | 1                 |
| ARIB           | 7                             | 0                  | 6                 |
| FCC            | 7                             | 0                  | 6                 |

Table 7 provides the recommended coefficient values (in hexadecimal form) for block 1.

Table 7. Recommended Coefficient Values for Block 1 of DSP Path

| Register              | CENELEC A | ARIB | FCC |
|-----------------------|-----------|------|-----|
| REG_COEFF1_BLOCK_1_MS | Disable   | CC   | A3  |
| REG_COEFF1_BLOCK_1_LS | Disable   | 40   | E0  |
| REG_COEFF2_BLOCK_1_MS | Disable   | E4   | D8  |
| REG_COEFF2_BLOCK_1_LS | Disable   | 50   | E0  |
| REG_COEFF3_BLOCK_1_MS | Disable   | 40   | 40  |
| REG_COEFF3_BLOCK_1_LS | Disable   | 00   | 00  |
| REG_COEFF4_BLOCK_1_MS | Disable   | 78   | 7E  |
| REG_COEFF4_BLOCK_1_LS | Disable   | 40   | 80  |
| REG_COEFF5_BLOCK_1_MS | Disable   | 40   | 40  |
| REG_COEFF5_BLOCK_1_LS | Disable   | 00   | 00  |
| REG_COEFF6_BLOCK_1_MS | Disable   | 30   | 17  |
| REG_COEFF6_BLOCK_1_LS | Disable   | CO   | A0  |
| REG_COEFF7_BLOCK_1_MS | Disable   | 15   | 3E  |
| REG_COEFF7_BLOCK_1_LS | Disable   | A0   | D0  |

Table 8 provides the recommended coefficient values (in hexadecimal form) for block 2.

Table 8. Recommended Coefficient Values for Block 2 of DSP Path

| Register               | CENELEC A | ARIB | FCC |
|------------------------|-----------|------|-----|
| REG_COEFF1_BLOCK_2_MS  | 10        | F8   | D4  |
| REG_COEFF1_BLOCK_2_LS  | 40        | 30   | 00  |
| REG_COEFF2_BLOCK_2_MS  | 00        | 00   | 00  |
| REG_COEFF2_BLOCK_2_LS  | 00        | 00   | 00  |
| REG_COEFF3_BLOCK_2_MS  | 0C        | 0C   | 0C  |
| REG_COEFF3_BLOCK_2_LS  | F0        | B0   | 60  |
| REG_COEFF4_BLOCK_2_MS  | 0C        | 0C   | 0C  |
| REG_COEFF4_BLOCK_2_LS  | F0        | B0   | 60  |
| REG_COEFF5_BLOCK_2_MS  | 00        | 00   | 00  |
| REG_COEFF5_BLOCK_2_LS  | 00        | 00   | 00  |
| REG_COEFF6_BLOCK_2_MS  | 06        | C3   | 96  |
| REG_COEFF6_BLOCK_2_LS  | E0        | 80   | 20  |
| REG_COEFF7_BLOCK_2_MS  | D1        | D0   | CC  |
| REG_COEFF7_BLOCK_2_LS  | 80        | F0   | 70  |
| REG_COEFF8_BLOCK_2_MS  | 0A        | 09   | 19  |
| REG_COEFF8_BLOCK_2_LS  | C0        | 20   | A0  |
| REG_COEFF9_BLOCK_2_MS  | 06        | 0D   | 30  |
| REG_COEFF9_BLOCK_2_LS  | 00        | C0   | E0  |
| REG_COEFF10_BLOCK_2_MS | 0A        | 09   | 19  |
| REG_COEFF10_BLOCK_2_LS | C0        | 20   | A0  |
| REG_COEFF11_BLOCK_2_MS | 2D        | 60   | 3B  |
| REG_COEFF11_BLOCK_2_LS | 20        | 60   | CO  |
| REG_COEFF12_BLOCK_2_MS | 69        | 6B   | 6E  |
| REG_COEFF12_BLOCK_2_LS | 60        | 90   | 80  |

Figure 23 shows the transfer function of block 2 when the recommended coefficients for the CENELEC A band are used.



Figure 23. Transfer Function of Block 2 - CENELEC A Band Coefficients According to Table 8

Figure 24 shows the transfer function of blocks 1 and 2 when the recommended coefficients for the ARIB band are used.



Figure 24. Transfer Function of Blocks 1 and 2 - ARIB Band Coefficients According to Table 7 and Table 8

Figure 25 shows the transfer function of blocks 1 and 2 when the recommended coefficients for the FCC band are used.



Figure 25. Transfer Function of Blocks 1 and 2 - FCC Band Coefficients According to Table 7 and Table 8

# SPI Clock To DAC Clock Synchronization

The device receives DAC samples from the external DSP over the SPI (which operates using SCLK) and writes these samples to the ASYNCH FIFO for internal synchronization (the ASYNCH FIFO and the rest of the DSP path operate using the internally-generated DAC\_CLK signal). The FIFO read controller pulls the samples out of the ASYNCH FIFO at the rate determined by the DAC\_CLK frequency (not the rate determined by f<sub>s</sub>).

Refer to Figure 22 for the block diagram of the AFE032 DSP path. Bits 1 though 4 of the REG\_AFE032\_CTRL register determine which blocks are included in the DSP path and which are bypassed. The default values of these bits is '0' and all four blocks are included in the DSP path when the device is powered up.

Block 3 of the DSP path operates synchronously with DAC\_CLK and interpolates (by a factor of four) the signals coming from the ASYNCH FIFO. Such interpolation requires that samples stored in the ASYNCH FIFO be extracted no faster than one time every four DAC\_CLK cycles; such interpolation also imposes an upper bound to  $f_S$ . The external DSP must send samples to the device at a rate less than or equal to one-fourth the DAC\_CLK frequency [that is,  $f_S \le (DAC_CLK / 4)$ ].

Block 4 should be used to improve performance in two cases:

- When block 3 is included in the DSP path and f<sub>S</sub> is strictly less than one-fourth the DAC\_CLK frequency [that is, f<sub>S</sub> < (DAC\_CLK / 4)].</li>
- When block 3 is bypassed (not included in the DSP path) and f<sub>S</sub> is strictly less than the DAC\_CLK frequency (that is, f<sub>S</sub> < DAC\_CLK).</li>

For these two cases, block 4 should be used and its 32-bit parameter should be written to the REG\_OFFSET0, REG\_OFFSET1, REG\_OFFSET2, and REG\_OFFSET3 registers. This section describes four typical scenarios that can be found in most applications.

# Block 3 and Block 4 Are Bypassed

If an external DSP transmits DAC samples to the device at a rate equal to the DAC\_CLK frequency (that is,  $f_S = DAC_CLK$ ), then both block 3 and block 4 should be bypassed. Write a '0' to bits 1 to 4 of the REG\_AFE032\_CTRL register. A parameter for block 4 does not need to be calculated or written. Table 9 shows examples of this scenario.

Table 9. Example Cases of Bypassed Blocks 3 and 4

| f <sub>S</sub><br>(kSPS) | XCLK<br>(MHz) | XCLK<br>DIVIDER | REG_CLK_DIV (Hex) | DAC_CLK<br>(MHz) | BLOCK 3  | BLOCK 4  |
|--------------------------|---------------|-----------------|-------------------|------------------|----------|----------|
| 500                      | 37.5          | 75              | 4E                | 0.5              | Bypassed | Bypassed |
| 800                      | 19.2          | 24              | 27                | 0.8              | Bypassed | Bypassed |

# Block 3 Is Included, Block 4 Is Bypassed

If an external DSP transmits DAC samples to the device at a rate equal to one-fourth the DAC\_CLK frequency [that is,  $f_S = (DAC_CLK / 4)$ ], then block 3 is included and block 4 is bypassed. Write a '0' to bits 1, 2, and 4 and write a '1' to bit 3 of the REG\_AFE032\_CTRL register. A parameter for block 4 does not need to be calculated or written. Table 10 shows examples of this scenario.

Table 10. Example Cases of Block 3 Included and Block 4 Bypassed

| f <sub>S</sub><br>(MSPS) | XCLK<br>(MHz) | XCLK<br>DIVIDER | REG_CLK_DIV (Hex) | DAC_CLK<br>(MHz) | BLOCK 3  | BLOCK 4  |
|--------------------------|---------------|-----------------|-------------------|------------------|----------|----------|
| 1.2                      | 19.2          | 4               | 03                | 4.8              | Included | Bypassed |
| 0.625                    | 37.5          | 15              | 0E                | 2.5              | Included | Bypassed |



#### Block 3 Is Bypassed, Block 4 Is Included

If an external DSP transmits DAC samples to the device at a rate close to but less than the DAC\_CLK frequency (that is,  $f_S < DAC_CLK$ ), then block 3 is bypassed and block 4 is included. Write a '0' to bits 1, 2, and 3 and write a '1' to bit 4 of the REG\_AFE032\_CTRL register. In this case, the 32-bit parameter for block 4 must be calculated and written. This mode of operation is recommended as long as the ratio between  $f_S$  and DAC\_CLK is greater than 0.8 and less than 1 (that is, 0.8 DAC\_CLK <  $f_S < DAC_CLK$ ). Table 11 shows examples of this scenario.

To calculate the 32-bit parameter for block 4:

- Calculate the ratio between f<sub>S</sub> and DAC\_CLK. Ratio = f<sub>S</sub> / DAC\_CLK.
- Multiply the ratio by 4,294,967,296. Product = (ratio)(4,294,967,296).
- The parameter for block 4 is equal to the integer part of the product found. Parameter = integer part of product.

The value of the 32-bit parameter for block 4 must be written in hexadecimal form to the REG\_OFFSET0, REG\_OFFSET1, REG\_OFFSET2, and REG\_OFFSET3 registers. The order should be such that the most significant byte of the parameter is stored in REG\_OFFSET0 and the least significant byte is stored in REG\_OFFSET3.

Table 11. Example Cases of Block 3 Bypassed and Block 4 Included

| f <sub>S</sub><br>(MSPS) | XCLK<br>(MHz) | XCLK<br>DIVIDER | REG_CLK_<br>DIV (Hex) | DAC_CLK<br>(MHz) | BLOCK 3  | BLOCK 4  | BLOCK 4<br>PARAMETER<br>(Hex) |
|--------------------------|---------------|-----------------|-----------------------|------------------|----------|----------|-------------------------------|
| 1.2                      | 37.5          | 28              | 1D                    | 1.339            | Bypassed | Included | E5604189                      |
| 0.8                      | 37.5          | 45              | 48                    | 0.833            | Bypassed | Included | F5C28F5C                      |

#### Block 3 and Block 4 Are Included

If an external DSP transmits DAC samples to the device at a rate close to but less than one-fourth the DAC\_CLK frequency [that is,  $f_S < (DAC_CLK / 4)$ ], then both block 3 and block 4 are included. Write a '0' to bits 1 and 2 and write a '1' to bits 3 and 4 of the REG\_AFE032\_CTRL register. In this case, the 32-bit parameter for block 4 must be calculated and written. This mode of operation is recommended as long as the ratio between  $f_S$  and DAC\_CLK is greater than 0.2 and less than 0.25 (that is, 0.2 DAC\_CLK <  $f_S < 0.25$  DAC\_CLK). Table 12 shows examples of this scenario.

To calculate the 32-bit parameter for block 4:

- Calculate the ratio between f<sub>S</sub> and DAC\_CLK. Ratio = f<sub>S</sub> / DAC\_CLK.
- Multiply the ratio by 17,179,869,184. Product = (ratio)(17,179,869,184).
- The parameter for block 4 is equal to the integer part of the product found. Parameter = integer part of product.

The value of the 32-bit parameter for block 4 must be written in hexadecimal form to the REG\_OFFSET0, REG\_OFFSET1, REG\_OFFSET2, and REG\_OFFSET3 registers. The order should be such that the most significant byte of the parameter is stored in REG\_OFFSET0 and the least significant byte is stored in REG\_OFFSET3.

Table 12. Example Cases of Block 3 and Block 4 Included

| f <sub>S</sub><br>(MSPS) | XCLK<br>(MHz) | XCLK<br>DIVIDER | REG_CLK_<br>DIV (Hex) | DAC_CLK<br>(MHz) | BLOCK 3  | BLOCK 4  | BLOCK 4<br>PARAMETER<br>(Hex) |
|--------------------------|---------------|-----------------|-----------------------|------------------|----------|----------|-------------------------------|
| 1                        | 37.5          | 9               | 08                    | 4.167            | Included | Included | F5C28F5C                      |
| 1                        | 19.2          | 4               | 03                    | 4.8              | Included | Included | D5555555                      |
| 0.4                      | 22.5          | 14              | 0D                    | 1.607            | Included | Included | FEDCBA98                      |

# **DSP Path State Retention**

By default, blocks 1 through 4 of the DSP path retain their states in between DAC sample bursts (when DAC mode is deasserted). This default implementation functions best for most applications provided that all DAC sample bursts end with at least 24 samples of midrange values. These 24 samples provide a smooth transition to SPI mode. The default implementation can be altered by changing the DSP\_CFG bit of the REG\_AUX\_CTL register (see the *Register Map* section).

### DAC Sample Clipping and Bias

The device provides the ability to clip DAC samples at the last stage of digital processing. An additional offset may be added to the clipped DAC sample at the user's discretion. The clipping circuit operates in the following manner:

- Program the device with an 11-bit clip value on the REG CLIP0 and REG CLIP1 registers.
- Program the device with an 11-bit clip offset value on the REG\_CLIP\_OFFSET0 and REG\_CLIP\_OFFSET1 registers.
- The programmed clip and offset values are not signed.
- The device digital logic compares the 11-bit magnitude of the DAC sample from the DSP path to the clip value.
- If the magnitude of the DAC sample is greater than the clip value, then the final DAC sample equals the clip value minus the offset value.
- If the magnitude of the DAC sample is less than the clip value, then the final DAC sample is unchanged.

### **AFE032 Reset Options**

The device has two main types of reset mechanisms available. These reset options are hardware invoked and software invoked.

### External Reset and Analog Shutdown Mode

The device can be disabled by asserting the external SD pin. Asserting the external SD pin causes the device digital logic to reset and also causes the analog module to shut down. Asserting the external SD pin disables the DAC clock and the entire device is disabled. Adhere to the following protocol when asserting the external SD pin:

- Assert the SD pin for at least 1 µs.
- Make sure that the device receives a valid XCLK clock before, during, and after the SD pin is asserted.

When the SD pin is deasserted, a valid XCLK signal must be sent to the device for at least 65,536 cycles. The device must be reprogrammed because all control registers are now reset.

#### Software Reset Options

Two types of software resets can be applied to the device digital logic: soft reset and sticky reset. Soft reset and sticky reset create a reset pulse that is eight DAC\_CLK cycles wide for the internal logic. These two reset commands are controlled by the REG\_AFE032\_CTL register. Sticky reset preserves all SPI register settings. In order to properly use the sticky reset, the values of all other control bits in the REG\_AFE032\_CTL register must be read and noted before asserting the sticky reset bit. Whatever is written to the REG\_AFE032\_CTL register is latched when performing a sticky reset. A soft reset, on the other hand, brings all device digital circuits to their default states.

After a soft reset or sticky reset is performed, a valid XCLK signal must be sent to the device for at least 65,536 cycles. The device must be reprogrammed because all control registers are now reset (with the exception of the REG\_AFE032\_CTL register bits in the case of a sticky reset).



### **AFE032 Interrupts**

The device contains three maskable interrupt signals: IFLAG\_INT, TFLAG\_INT, and DIG\_ERR\_INT. These interrupt masks are set by default and can be changed by writing to the REG\_FLAG\_CTL register. The interrupt masks are used to prevent any or all interrupt signals from commanding the active-low, open-drain interrupt pin (INT). The REG\_AFE\_STATUS register contains the status of the three maskable interrupt signals; these signals operate as follows:

- IFLAG\_INT: This interrupt is asserted when the PA goes to current limit mode for at least 16,384 DAC\_CLK cycles. If the PA goes to current limit mode but then falls out of current limit mode before 16,384 DAC\_CLK cycles have elapsed, then the IFLAG\_INT is not set.
- TFLAG\_INT: This interrupt is asserted when the PA goes to overtemperature mode.
- DIG\_ERR\_INT: This interrupt is a logical OR of all of individual interrupt vectors located in the REG\_DIG\_ERR register. See the <u>Digital Interrupt Bits</u> section and <u>Table 26</u> for more detalis.

Note that reading the REG\_AFE\_STATUS register resets the IFLAG\_INT and TFLAG\_INT bits. Similarly, reading the REG\_DIG\_ERR register resets all of its bits. Note that the DIG\_ERR\_INT bit is not reset until the REG\_DIG\_ERR register is read.

## Digital Interrupt Bits

The device can identify certain errors that may be caused because of improper programming or clocking. These errors are: AFIFO overflow, SPI write address fail, SPI illegal access, and SPI address error.

An AFIFO overflow error occurs if the ASYNCH FIFO used to convert DAC samples from the SPI to the DAC clock domain has overflowed. This error indicates that the external DSP is transmitting DAC samples at a rate ( $f_S$ ) higher than the maximum capability of the device DSP path for the current configuration. Refer to the SPI Clock To DAC Clock Synchronization section for details on the proper selection of  $f_S$  and XCLK.

An SPI write address fail error occurs when a read-only register is attempted to be written to. An SPI illegal access error occurs when a reserved SPI register is attempted to be written to.

An SPI address error occurs when an SPI register is attempted to be accessed incorrectly. This error is caused by several reasons: if a reserved SPI register is attempted to be written to, if an SPI register is attempted to be accessed with an incorrect address (that is, an address that does not exist in Table 13), or if a read-only register is attempted to be written to.

#### **Initialization Sequence**

The following initialization sequence must be performed (in addition to the sequence described in the *Power-Up Sequence* section) to ensure the device is ready for communication to the power line each time power is applied to the device and each time after a soft reset is performed:

- Ensure the shutdown pin is low.
- Ensure a valid XCLK signal is present.
- Configure the device in SPI mode by taking the DAC pin low.
- Wait for at least 65,536 XCLK cycles.
- Enable the PA\_NRF, TX\_RX\_NRF, and DAC\_NRF blocks.
- Configure the two programmable clock dividers.
- Select the Tx filter band.
- Set the Enable assist bit (bit 7 in the REG\_HPF/LPF\_CFG register).
- · Select which block in the digital path is used and which is bypassed.
- If block 4 is included, program the block 4 parameter of the DSP path.
- Set the Tx PGA, Rx PGA 1, and Rx PGA 2 gains.
- Enable the low-pass filter (LPF) and high-pass filter (HPF) according to the application requirements by writing to the REG\_DAC/HPF/LPF/PA\_CTL register. Make sure to enable the filter bias (bit 5 of the REG\_DAC/HPF/LPF/PA\_CTL register).
- Enable the DAC block by writing to register REG\_DAC/HPF/LPF/PA\_CTL (do not set the DAC pin high; just enable the DAC block to ensure the block is ready when the device is configured for transmission).
- Wait for two seconds to ensure all voltage references and signal path capacitors reach a steady state.

Subm

# **Power Amplifier Enable and Disable Sequences**

Whether immediately after the initialization sequence or when transitioning from receiver mode to transmitter mode, one of the PA enable sequences described in this section must be used each time the device initiates a signal transmission on the power line via the power amplifier. The specific enable sequence used depends on whether the DAC block is enabled at least 300 µs prior to the start of the PA enable sequence or not.

## PA Enable Sequence for a DAC Already Enabled Case

Use the following sequence if the DAC has been enabled for at least 300 µs.

- Simultaneously set the PA IQ current control bits (bits 6 and 7) and the PA current limit bits (bits 4 and 5) of the REG\_PA\_CURRENT\_CFG register. The PA IQ current control bits must be set to '10' (that is, the 95 mA option). The PA current limit bit settings depend on the application.
- Enable the Filter bias enable bit (bit 5) of the REG\_DAC/HPF/LPF/PA\_CTL register.
- Write '1' to the TX enable bit (bit 4), and '0' to the RX enable bit (bit 3) of the REG\_RX/TX\_CTL register.
- Wait for 50 µs.
- Write B4 (hex) to the REG\_DAC/HPF/LPF/PA\_CTRL register. (This setting enables the PA internal subregulation circuitry, maintains the LPF and filter bias, and keeps the DAC enabled while leaving the HPF and PA output stage disabled.)
- Wait for 20 µs.
- Write BC (hex) to the REG\_DAC/HPF/LPF/PA\_CTRL register. (This setting enables the PA output stage
  while keeping the PA internal sub-regulation circuitry, LPF, filter bias, and DAC enabled. The HPF remains
  disabled.)
- Enable the ENPAIQN bit (bit 3) and the ENPAIQP bit (bit 2) of the REG\_PA\_CURRENT\_CFG register.
- Enable the ENPCOMP bit (bit 7) and ENNCOMP bit (bit 6) of the REG\_RX/TX\_CTL register.
- · Set the Tx PGA gain to the desired value.
- Wait for at least 20 DAC\_CLK cycles.
- Configure the device in DAC mode by taking the DAC pin high.
- Write the desired samples to the DAC following the procedure outlined in the DAC Mode section.

#### PA Enable Sequence Starting from a DAC in Disabled State Case

Use the following sequence if the DAC is disabled or if it is enabled for less than 300 µs prior to the start of the PA enable sequence:

- Simultaneously set the PA IQ current control bits (bits 6 and 7) and PA current limit bits (bits 4 and 5) of the REG\_PA\_CURRENT\_CFG register. The PA IQ current control bits must be set to '10' (that is, the 95 mA option). The PA current limit bit settings depend on the application.
- Enable the DAC by writing '1' to the DAC enable bit (bit 2) and the Filter bias enable bit (bit 5) of the REG\_DAC/HPF/LPF/PA\_CTL register.
- Write '1' to the TX enable bit (bit 4), and '0' to the RX enable bit (bit 3) of the REG\_RX/TX\_CTL register.
- Wait for 300 µs.
- Write B4 (hex) to the REG\_DAC/HPF/LPF/PA\_CTRL register. (This setting enables the PA internal subregulation circuitry, maintains the LPF and filter bias, and keeps the DAC enabled while leaving the HPF and PA output stage disabled.)
- Wait for 20 µs.
- Write BC (hex) to the REG\_DAC/HPF/LPF/PA\_CTRL register. (This setting enables the PA output stage
  while keeping the PA internal sub-regulation circuitry, LPF, filter bias, and DAC enabled. The HPF remains
  disabled.)
- Enable the ENPAIQN bit (bit 3) and the ENPAIQP bit (bit 2) of the REG\_PA\_CURRENT\_CFG register.
- Enable the ENPCOMP bit (bit 7) and ENNCOMP bit (bit 6) of the REG\_RX/TX\_CTL register.
- Set the Tx PGA gain to the desired value.
- Wait for at least 20 DAC\_CLK cycles.
- Configure the device in DAC mode by taking the DAC pin high.
- Write the desired samples to the DAC following the procedure outlined in the DAC Mode section.



# PA Disable Sequence

Use the following sequence to disable the PA:

- Disable the PA output enable bit (bit 3) on the REG\_DAC/HPF/LPF/PA\_CTRL register.
- Disable the PA internal sub-regulation circuitry (bit 4) of the REG\_DAC/HPF/LPF/PA\_CTL register.
- Disable the ENPAIQN bit (bit 3) and the ENPAIQP bit (bit 2) of the REG\_PA\_CURRENT\_CFG register.
- Disable the ENPCOMP bit (bit 7) and ENNCOMP bit (bit 6) of the REG\_RX/TX\_CTL register.
- Set the PA IQ current control bits (bits 6 and 7) of the REG\_PA\_CURRENT\_CFG register to '00' (that is, the 55 mA option).

## **REGISTER MAP**

The AFE032 data registers are listed in the memory map of Table 13. A description of each register is given in the *Register Description* section.

**Table 13. Data Register Memory Map** 

| REGISTER               | ADDRESS<br>(Hex) | DEFAULT<br>VALUE (Hex) | BIT 7                                                 | BIT 6                          | BIT 5                        | BIT 4                  | BIT 3                                        | BIT 2                | BIT 1          | BIT 0          |
|------------------------|------------------|------------------------|-------------------------------------------------------|--------------------------------|------------------------------|------------------------|----------------------------------------------|----------------------|----------------|----------------|
| REG_AFE032_CTL         | 00               | 00                     | Soft reset                                            | Sticky reset                   | Reserved                     | Bypass Block 4         | Bypass Block 3                               | Bypass Block 2       | Bypass Block 1 | DAC SPI select |
| REG_FLAG_CTL           | 01               | E0                     | IFLAG mask                                            | TFLAG mask                     | DIG_ERR<br>mask              |                        |                                              | Reserved             |                |                |
| RESERVED               | 02               | 7F                     |                                                       |                                | 1                            | Rese                   | erved                                        |                      |                |                |
| REG_DAC/HPF/LPF/PA_CTL | 03               | 00                     | LPF enable                                            | HPF enable                     | Filter bias enable           | PA enable              | PA output enable DAC enable Reserved Disable |                      |                | Disable TLIM   |
| REG_PA_CURRENT_CFG     | 04               | 00                     | PA IQ curi                                            | rent control                   | PA cur                       | rent limit             | ENPAIQN                                      | ENPAIQP              | ENPAICLN       | ENPAICLP       |
| REG_HPF/LPF_CFG        | 05               | 00                     | Enable Assist                                         |                                | LPF band select              |                        | Reserved                                     | HPF ba               | nd select      | Reserved       |
| REG_RX/TX_CTL          | 06               | 00                     | ENPCOMP                                               | ENNCOMP                        | Reserved                     | Tx enable              | Rx enable                                    |                      | TX_PGA gain    |                |
| REG_RX_PGA_CFG         | 07               | 00                     |                                                       | RX_PGA1 gain Rx_PGA2 gain Rese |                              |                        |                                              |                      | Reserved       |                |
| REG_VREF/ZEROX         | 08               | 00                     | Zero-cross1<br>detect enable                          | Zero-cross2<br>detect enable   | Zero-cross3<br>detect enable | PA_NRF<br>enable       | TX_RX_NRF enable                             | DAC_NRF<br>enable    | Rese           | erved          |
| RESERVED               | 09               | 18                     | Reserved                                              |                                |                              |                        |                                              |                      |                |                |
| REG_AFE_STATUS         | 0A               | 01                     | IFLAG_INT TFLAG_INT Reserved DIG_ERR_INT Reserved     |                                |                              |                        |                                              |                      |                |                |
| RESERVED               | 0B               | 00                     | Reserved                                              |                                |                              |                        |                                              |                      |                |                |
| RESERVED               | 0C               | 00                     |                                                       | Reserved                       |                              |                        |                                              |                      |                |                |
| REG_DIG_ERROR          | 0D               | 00                     | Reserved                                              | Reserved                       | AFIFO overflow               | SPI write address fail | SPI illegal access                           | SPI address Reserved |                |                |
| REG_ID                 | 0E               | 00                     | Die                                                   | e_ID                           |                              | Revision               |                                              |                      | Reserved       |                |
| REG_CLK_DIV            | 0F               | 03                     |                                                       | DAC clock Po                   | OST_CLK_DIV                  |                        |                                              | DAC clock P          | RE_CLK_DIV     |                |
| REG_OFFSET_0           | 10               | F5                     |                                                       |                                | Mo                           | ost significant byte   | of block 4 parame                            | eter                 |                |                |
| REG_OFFSET_1           | 11               | C2                     |                                                       |                                |                              | Second to MSB of       | block 4 paramete                             | er                   |                |                |
| REG_OFFSET_2           | 12               | 8F                     |                                                       |                                |                              | Third to MSB of b      | olock 4 parameter                            |                      |                |                |
| REG_OFFSET_3           | 13               | 5C                     |                                                       |                                | Le                           | ast significant byte   | of block 4 param                             | eter                 |                |                |
| REG_CLIP_0             | 14               | FF                     |                                                       |                                |                              | CLIP.                  | _MSB                                         |                      |                |                |
| REG_CLIP_1             | 15               | E0                     |                                                       | CLIP_LSB                       |                              |                        |                                              | Reserved             |                |                |
| REG_CLIP_OFFSET_0      | 16               | 00                     |                                                       |                                |                              | CLIP_O                 | FF_MSB                                       |                      |                |                |
| REG_CLIP_OFFSET_1      | 17               | 00                     |                                                       | CLIP_OFF_LSB                   |                              |                        |                                              | Reserved             |                |                |
| REG_AUX_CTL            | 18               | 26                     | Reserved Reserved DSP_CFG Reserved                    |                                |                              |                        |                                              |                      |                |                |
| RESERVED               | 19 to 23         | 00                     | Reserved                                              |                                |                              |                        |                                              |                      |                |                |
| REG_COEFF1_BLOCK_2_MS  | 24               | B9                     |                                                       |                                | В                            | its 11:4 of coefficie  | ent 1 for filter block                       | × 2                  |                |                |
| REG_COEFF1_BLOCK_2_LS  | 25               | D0                     | Bits 3:0 of coefficient 1 for filter block 2 Reserved |                                |                              |                        |                                              |                      |                |                |
| REG_COEFF2_BLOCK_2_MS  | 26               | E8                     |                                                       |                                | В                            | its 11:4 of coefficie  | ent 2 for filter block                       | k 2                  |                |                |
| REG_COEFF2_BLOCK_2_LS  | 27               | 60                     | Bits 3:0 of coefficient 2 for filter block 2          |                                |                              |                        |                                              |                      |                |                |



## Table 13. Data Register Memory Map (continued)

| Table 13. Data Negister Memory Map (Continued) |                  |                        |          |                                               |                        |                        |                         |        |       |       |  |
|------------------------------------------------|------------------|------------------------|----------|-----------------------------------------------|------------------------|------------------------|-------------------------|--------|-------|-------|--|
| REGISTER                                       | ADDRESS<br>(Hex) | DEFAULT<br>VALUE (Hex) | BIT 7    | BIT 6                                         | BIT 5                  | BIT 4                  | BIT 3                   | BIT 2  | BIT 1 | BIT 0 |  |
| REG_COEFF3_BLOCK_2_MS                          | 28               | 0F                     |          |                                               | Bi                     | its 11:4 of coefficier | nt 3 for filter block 2 | 2      |       |       |  |
| REG_COEFF3_BLOCK_2_LS                          | 29               | 00                     |          | Bits 3:0 of coefficie                         | nt 3 for filter block  | 2                      |                         | Reser  | ved   |       |  |
| REG_COEFF4_BLOCK_2_MS                          | 2A               | 1D                     |          |                                               | Bi                     | 2                      |                         |        |       |       |  |
| REG_COEFF4_BLOCK_2_LS                          | 2B               | C0                     |          | Bits 3:0 of coefficient 4 for filter block 2  |                        |                        |                         |        | ved   |       |  |
| REG_COEFF5_BLOCK_2_MS                          | 2C               | 0F                     |          | Bits 11:4 of coefficient 5 for filter block 2 |                        |                        |                         |        |       |       |  |
| REG_COEFF5_BLOCK_2_LS                          | 2D               | 00                     |          | Bits 3:0 of coefficient 5 for filter block 2  |                        |                        |                         |        | ved   |       |  |
| REG_COEFF6_BLOCK_2_MS                          | 2E               | 99                     |          |                                               | Bi                     | 2                      |                         |        |       |       |  |
| REG_COEFF6_BLOCK_2_LS                          | 2F               | 40                     |          | Bits 3:0 of coefficient 6 for filter block 2  |                        |                        |                         |        |       |       |  |
| REG_COEFF7_BLOCK_2_MS                          | 30               | CA                     |          | Bits 11:4 of coefficient 7 for filter block 2 |                        |                        |                         |        |       |       |  |
| REG_COEFF7_BLOCK_2_LS                          | 31               | 10                     |          | Bits 3:0 of coefficient 7 for filter block 2  |                        |                        |                         |        |       |       |  |
| REG_COEFF8_BLOCK_2_MS                          | 32               | 1F                     |          |                                               | Bi                     | its 11:4 of coefficier | nt 8 for filter block 2 | 2      |       |       |  |
| REG_COEFF8_BLOCK_2_LS                          | 33               | 20                     |          | Bits 3:0 of coefficie                         | nt 8 for filter block  | 2                      |                         | Reser  | ved   |       |  |
| REG_COEFF9_BLOCK_2_MS                          | 34               | 3B                     |          |                                               | Bi                     | its 11:4 of coefficier | nt 9 for filter block 2 | 2      |       |       |  |
| REG_COEFF9_BLOCK_2_LS                          | 35               | 10                     |          | Bits 3:0 of coefficie                         | nt 9 for filter block  | 2                      |                         | Reser  | ved   |       |  |
| REG_COEFF10_BLOCK_2_MS                         | 36               | 1F                     |          |                                               | Bit                    | s 11:4 of coefficien   | t 10 for filter block   | 2      |       |       |  |
| REG_COEFF10_BLOCK_2_LS                         | 37               | 20                     |          | Bits 3:0 of coefficier                        | nt 10 for filter block | ( 2                    |                         | Reser  | ved   |       |  |
| REG_COEFF11_BLOCK_2_MS                         | 38               | 23                     |          |                                               | Bit                    | s 11:4 of coefficien   | t 11 for filter block   | 2      |       |       |  |
| REG_COEFF11_BLOCK_2_LS                         | 39               | B0                     | [        | Bits 3:0 of coefficier                        | nt 11 for filter block | (2                     |                         | Reser  | ved   |       |  |
| REG_COEFF12_BLOCK_2_MS                         | 3A               | 44                     |          |                                               | Bit                    | s 11:4 of coefficien   | t 12 for filter block   | 2      |       |       |  |
| REG_COEFF12_BLOCK_2_LS                         | 3B               | 20                     |          | Bits 3:0 of coefficier                        | nt 12 for filter block | ( 2                    |                         | Reser  | ved   |       |  |
| REG_COEFF1_BLOCK_1_MS                          | 3C               | B9                     |          |                                               | Bi                     | its 11:4 of coefficier | nt 1 for filter block 1 | 1      |       |       |  |
| REG_COEFF1_BLOCK_1_LS                          | 3D               | D0                     |          | Bits 3:0 of coefficie                         | nt 1 for filter block  | 1                      |                         | Reser  | ved   |       |  |
| REG_COEFF2_BLOCK_1_MS                          | 3E               | E8                     |          |                                               | Bi                     | its 11:4 of coefficier | nt 2 for filter block 1 |        |       |       |  |
| REG_COEFF2_BLOCK_1_LS                          | 3F               | 60                     |          | Bits 3:0 of coefficie                         | nt 2 for filter block  | 1                      |                         | Reser  | ved   |       |  |
| REG_COEFF3_BLOCK_1_MS                          | 40               | 0F                     |          |                                               | Ві                     | its 11:4 of coefficier | nt 3 for filter block 1 |        |       |       |  |
| REG_COEFF3_BLOCK_1_LS                          | 41               | 00                     |          | Bits 3:0 of coefficie                         | nt 3 for filter block  | 1                      |                         | Reser  | ved   |       |  |
| REG_COEFF4_BLOCK_1_MS                          | 42               | 1D                     |          |                                               | Ві                     | its 11:4 of coefficier | nt 4 for filter block 1 |        |       |       |  |
| REG_COEFF4_BLOCK_1_LS                          | 43               | C0                     |          | Bits 3:0 of coefficie                         | nt 4 for filter block  | 1                      |                         | Reser  | ved   |       |  |
| REG_COEFF5_BLOCK_1_MS                          | 44               | 0F                     |          |                                               | Ві                     | its 11:4 of coefficier | nt 5 for filter block 1 |        |       |       |  |
| REG_COEFF5_BLOCK_1_LS                          | 45               | 00                     |          | Bits 3:0 of coefficie                         | nt 5 for filter block  | 1                      |                         | Reser  | ved   |       |  |
| REG_COEFF6_BLOCK_1_MS                          | 46               | 23                     |          |                                               | Bi                     | its 11:4 of coefficier | nt 6 for filter block 1 |        |       |       |  |
| REG_COEFF6_BLOCK_1_LS                          | 47               | B0                     |          | Bits 3:0 of coefficie                         | ent 6 for filter block | 1                      |                         | Reser  | ved   |       |  |
| REG_COEFF7_BLOCK_1_MS                          | 48               | 44                     |          |                                               | Bi                     | its 11:4 of coefficier | nt 7 for filter block 1 |        |       |       |  |
| REG_COEFF7_BLOCK_1_LS                          | 49               | 20                     |          | Bits 3:0 of coefficie                         | nt 7 for filter block  | 1                      |                         | Reser  | ved   |       |  |
| REG_DAC_SAMPLE_MS                              | 4A               | 00                     |          |                                               | Bits 11:4              | of DAC sample fee      | d from DSP path in      | to DAC |       |       |  |
| REG_DAC_SAMPLE_LS                              | 4B               | 00                     | Bits 3:0 | 0 of DAC sample fe                            | ed from DSP path i     | nto DAC                |                         | Reser  | ved   |       |  |

## **Register Description**

#### Table 14. REG\_AFE032\_CTL Register (Address = 00h)

| 7          | 6            | 5        | 4              | 3              | 2              | 1              | 0              |
|------------|--------------|----------|----------------|----------------|----------------|----------------|----------------|
| Soft reset | Sticky reset | Reserved | Bypass Block 4 | Bypass Block 3 | Bypass Block 2 | Bypass Block 1 | DAC SPI select |
| R0/W       | R0/W         | R        | R/W            | R/W            | R/W            | R/W            | R/W            |

LEGEND: R/W = read and write; R0/W = read '0' and write (these bits always reset to '0' after being written); R = read-only.

Bit 7 Soft reset

This bit creates a reset pulse to all AFE digital circuits and control registers. This bit is self resetting.

0 = Normal operation (default)

1 = Reset

Bit 6 Sticky reset

This bit resets all AFE digital circuits except the SPI registers. The SPI registers maintain all currently programmed

values. This bit is self resetting.

0 = Normal operation (default)

1 = Reset

Bit 5 Reserved

This bit is reserved.

Default = 0.

Bit 4 Bypass Block 4

This bit determines if block 4 is included in the signal path.

0 = Include block 4 (default)

1 = Bypass block 4

Bit 3 Bypass Block 3

This bit determines if block 3 is included in the signal path.

0 = Include block 3 (default)

1 = Bypass block 3

Bit 2 Bypass Block 2

This bit determines if block 2 is included in the signal path.

0 = Include block 2 (default)

1 = Bypass block 2

Bit 1 Bypass Block 1

This bit determines if block 1 is included in the signal path.

0 = Include block 1 (default)

1 = Bypass block 1

Bit 0 DAC SPI select

This bit sets the 12-bit DAC sample in either a 16-bit SCLK envelope or a 12-bit SCLK envelope.

0 = 12-bit DAC burst (default)

1 = 16-bit DAC burst

Copyright © 2013, Texas Instruments Incorporated





## Table 15. REG\_FLAG\_CTL Register (Address = 01h)

7 6 0 DIG\_ERR IFLAG mask TFLAG mask Reserved mask R/W R/W R/W R

LEGEND: R/W = read and write; R = read-only.

Bit 7 **IFLAG** mask

Software asserts this bit to prevent the current-limit interrupt from commanding the INT external pin. The current limit event still asserts the IFLAG\_INT bit on the REG\_AFE\_STATUS register.

0 = Do not mask

1 = Mask IFLAG\_INT (default)

Bit 6 **TFLAG** mask

Software asserts this bit to prevent the overtemperature interrupt from commanding the INT external pin. The

overtemperature event still asserts the TFLAG\_INT bit on the REG\_AFE\_STATUS register.

0 = Do not mask

1 = Mask TFLAG\_INT (default)

Bit 5 DIG ERR mask

Software asserts this bit to prevent the digital error status bits from commanding the INT external pin. Any digital

errors can still be read in the REG\_DIG\_ERROR register.

0 = Do not mask

1 = Mask digital errors (default)

Bits[4:0] Reserved

These bits are reserved.

Default = 0.

Table 16. RESERVED Register (Address = 02h)

2 7 Reserved

R

LEGEND: R = read-only.

This register is reserved. Default = 7Fh

40

## Table 17. REG DAC/HPF/LPF/PA CTRL Register (Address = 03h)

| 7          | 6          | 5                     | 4         | 3                | 2          | 1        | 0            |
|------------|------------|-----------------------|-----------|------------------|------------|----------|--------------|
| LPF enable | HPF enable | Filter bias<br>enable | PA enable | PA output enable | DAC enable | Reserved | Disable TLIM |
| R/W        | R/W        | R/W                   | R/W       | R/W              | R/W        | R/W      | R/W          |

LEGEND: R/W = read and write.

Bit 7 LPF enable

This bit enables and disables the programmable analog low-pass filter (LPF).

0 = LPF disabled (default)

1 = LPF enabled

Bit 6 **HPF** enable

This bit enables and disables the programmable analog high-pass filter (HPF).

0 = HPF disabled (default)

1 = HPF enabled

Bit 5 Filter bias enable

> This bit enables and disables the programmable LPF and HPF. For normal Rx or Tx operation, this bit remains enabled. For power-down operation, this bit is disabled by placing the analog filters in low-power mode with high

output impedance.

0 = Disabled (default) 1 = Enable filter bias

Bit 4 PA enable

This bit enables and disables the internal sub-regulation circuitry of the power amplifier.

0 = Disabled (default)

1 = PA enabled

Bit 3 PA output enable

> This bit enables the PA output stage. When enabled, the PA output stage functions normally with a low output impedance capable of driving heavy loads. When disabled, the PA output stage is placed in a high-impedance

0 = Disabled (default) 1 = PA output enabled

Bit 2 **DAC** enable

This bit enables and disables the DAC.

0 = DAC disabled (default)

1 = DAC enabled

Bit 1 Reserved

> This bit is reserved. Default = 0

Bit 0 Disable TLIM

> This bit enables and disables the PA thermal shutdown circuitry. Warning: keeping the PA thermal shutdown circuitry enabled to prevent potential permanent damage to the device is strongly recommended. See the Thermal

Overload section for more details.

0 = PA TLIM enabled (default)

1 = PA TLIM disabled



## Table 18. REG PA CURRENT CFG Register (Address = 04h)

6 0 7 3 2 1 PA IQ current control PA current limit **ENPAIQN ENPAIQP ENPAICLN ENPAICLP** R/W R/W R/W R/W R/W R/W

LEGEND: R/W = read and write.

Bits[7:6] PA IQ current control

These bits control the PA programmable quiescent current.

00 = > 55 mA, typ (default)

01 = 80 mA, typ

10 = > 95 mA, typ

11 = > 25 mA, typ

Bits[5:4] PA current limit

These bits control the PA programmable current limit.

00 = > 1.25 A, typ (default)

01 = > 1.8 A, typ

10 = > 2.5 A, typ 11 = > 3.0 A, typ

Bit 3

This bit enables and disables the PA quiescent current negative bias circuitry.

0 = Disabled (default)

1 = Enabled

Bit 2 **ENPAIQP** 

This bit enables and disables the PA quiescent current positive bias circuitry.

0 = Disabled (default)

1 = Enabled

**ENPAICLN** Bit 1

This bit enables and disables the PA negative current limit circuitry.

0 = The PA negative current limit circuitry is enabled and protects the device (default)

1 = The PA negative current limit circuitry is disabled and the device is at risk of permanent damage if a current

overload event occurs

Bit 0 **ENPAICLP** 

This bit enables and disables the PA positive current limit circuitry.

0 = The PA positive current limit circuitry is enabled and protects the device (default)

1 = The PA positive current limit circuitry is disabled and the device is at risk of permanent damage if a current

overload event occurs



## Table 19. REG\_HPF/LPF\_CFG Register (Address = 05h)

| 7             | 6 | 5               | 4 | 3        | 2       | 1        | 0        |
|---------------|---|-----------------|---|----------|---------|----------|----------|
| Enable assist |   | LPF band select |   | Reserved | HPF bar | d select | Reserved |
| R/W           |   | R/W             |   | R/W      | R/      | W        | R        |

LEGEND: R/W = read and write; R = read only.

Bit 7 **Enable assist** 

This bit must be asserted as part of the analog signal chain (Tx and Rx PGAs and filters) enabling process.

0 = Enable assist circuitry is not engaged (default)

1 = Enable assist circuitry is engaged (recommended for best performance)

Bits[6:4] LPF band select

This bit selects the programmable analog LPF cutoff frequency.

000 = 95 kHz (default)001 = 150 kHz010 = 420 kHz011 = 490 kHz

Bit 3 Reserved

> This bit is reserved. Default = 0

Bits[2:1] **HPF** band select

This bit selects the programmable analog HPF cutoff frequency.

00 = 35 kHz (default) 01 = 150 kHz

Bit 0 Reserved

This bit is reserved.

Default = 0



## Table 20. REG\_RX/TX\_CTL Register (Address = 06h)

7 6 4 3 0 1 **ENPCOMP ENNCOMP** Reserved TX enable RX enable TX\_PGA gain R/W R/W R/W R/W R/W R/W

LEGEND: R/W = read and write.

Bit 7 ENPCOMP

This bit enables the PA positive start control.

0 = Disabled (default)

1 = Enabled

Bit 6 ENNCOMP

This bit enables the PA negative start control.

0 = Disabled (default)

1 = Enabled

Bit 5 Reserved

This bit is reserved.

Default = 0

Bit 4 TX enable

This bit enables and disables TX\_PGA and configures the programmable filter for either Tx or Rx mode.

0 = Tx path disabled (default)

1 = Tx path enabled

Bit 3 RX enable

This bit enables and disables RX\_PGA1 and RX\_PGA2. This bit can either be left enabled or disabled during Tx

mode.

0 = Rx disabled (default)

1 = Rx enabled

Bits[2:0] TX\_PGA gain

These bits select the TX\_PGA gain.

000 = 1.15 (default)

001 = 2.3

010 = 3.25

011 = 4.6

## Table 21. REG\_RXPGA\_CFG Register (Address = 07h)

| 7 | 6     | 5       | 4 | 3 | 2        | 1 | 0   |
|---|-------|---------|---|---|----------|---|-----|
|   | RX_PG | A1 gain |   |   | Reserved |   |     |
|   | R     | W       |   |   | R/W      |   | R/W |

LEGEND: R/W = read and write.

Bits[7:4] RX\_PGA1 gain

These bits select the RX\_PGA1 gain.

0000 = 0.125 (default)

0001 = 0.25

0010 = 0.5

0011 = 1

0100 = 2

0101 = 4

0110 = 8

0111 = 16

1000 = 32

RX\_PGA2 gain Bits[3:1]

These bits select the RX\_PGA2 gain.

000 = 1 (default)001 = 4

010 = 16

Bit 0 Reserved

This bit is reserved.

Default = 0





## Table 22. REG\_VREF/ZEROX Register (Address = 08h)

| 7                            | 6                            | 5                            | 4                | 3                   | 2                 | 1        | 0 |
|------------------------------|------------------------------|------------------------------|------------------|---------------------|-------------------|----------|---|
| Zero-cross1<br>detect enable | Zero-cross2<br>detect enable | Zero-cross3<br>detect enable | PA_NRF<br>enable | TX_RX_NRF<br>enable | DAC_NRF<br>enable | Reserved | t |
| R/W                          | R/W                          | R/M                          | R/M              | R/W                 | R/W               | R        |   |

LEGEND: R/W = read and write; R = read-only.

Bit 7 Zero-cross1 detect enable

This bit enables and disables the zero-crossing 1 detector.

0 = Disabled (default)

1 = Enabled

Bit 6 Zero-cross2 detect enable

This bit enables and disables the zero-crossing 2 detector.

0 = Disabled (default)

1 = Enabled

Bit 5 Zero-cross3 detect enable

This bit enables and disables the zero-crossing 3 detector.

0 = Disabled (default)

1 = Enabled

Bit 4 PA\_NRF enable

This bit enables and disables the PA noise-reducing filter (NRF) and internal reference bias generator. For normal operation, this bit is enabled. This bit is disabled during operational conditions requiring maximum power savings. The device cannot transmit when this bit is disabled.

0 = Disabled (default)

1 = Enabled

Bit 3 TX\_RX\_NRF enable

This bit enables and disables the Tx and Rx NRF and internal reference bias generator. For normal operation, this bit is enabled. This bit is disabled during operational conditions requiring maximum power savings. The device cannot transmit or receive when this bit is disabled.

0 = Disabled (default)

1 = Enabled

Bit 2 DAC\_NRF enable

This bit enables and disables the DAC NRF and internal reference bias generator. For normal operation, this bit is enabled. This bit is disabled during operational conditions requiring maximum power savings. The device cannot transmit when this bit is disabled.

0 = Disabled (default)

1 = Enabled

Bits[1:0] Reserved

These bits are reserved.

Default = 0

#### Table 23. RESERVED Register (Address = 09h)

7 6 5 4 3 2 1 0 Reserved

R

LEGEND: R = read-only.

This register is reserved. Default = 18h

#### Table 24. REG AFE STATUS Register (Address = 0Ah)

| 7         | 6         | 5        | 4           | 3 | 2    | 1    | 0 |
|-----------|-----------|----------|-------------|---|------|------|---|
| IFLAG_INT | TFLAG_INT | Reserved | DIG_ERR_INT |   | Rese | rved |   |
| R0        | R0        | R0       | R           |   | F    | !    | _ |

LEGEND: R/W = read and write; R = read-only; R0 = read '0' (these bits reset to '0' after being read).

Bit 7 IFLAG\_INT

This bit is set when the PA enters the current limit state for at least 16,384 DAC\_CLK cycles. This interrupt is

cleared after being read.

0 = PA current limit not detected (default)

1 = PA current limit detected

Bit 6 TFLAG\_INT

This bit is set when the PA enters the thermal limit state. This interrupt is cleared after being read.

0 = PA thermal limit not detected (default)

1 = PA thermal limit detected

Bit 5 Reserved

This bit is reserved. Default = 0

Bit 4 DIG\_ERR\_INT

This bit is set when a digital error is detected. The REG\_DIG\_ERROR register must be read in order to clear this

interrupt.

0 = Digital errors not detected (default)

1 = Digital errors detected

Bits[3:0] Reserved

These bits are reserved. Default = not applicable

## Table 25. RESERVED Registers (Address = 0Bh to 0Ch)

7 6 5 4 3 2 1 0

Reserved

R

LEGEND: R = read-only.

These registers are reserved.



## Table 26. REG\_DIG\_ERROR Register (Address = 0Dh)

| 7        | 6        | 5              | 4                      | 3                  | 2                    | 1        | 0 |
|----------|----------|----------------|------------------------|--------------------|----------------------|----------|---|
| Reserved | Reserved | AFIFO overflow | SPI write address fail | SPI illegal access | SPI address<br>error | Reserved |   |
| R0       | R0       | R0             | R0                     | R0                 | R0                   | R        |   |

LEGEND: R = read-only; R0 = read '0' (these bits reset to '0' after being read).

This register is comprised of digital logic error detection bits. All bits are reset to '0' when read.

Bits[7:6] Reserved

> Reserved Default = 0

AFIFO overflow Bit 5

SPI and DAC ASYNCH FIFO overflow.

0 = Normal operation (default)

1 = Error detected

Bit 4 SPI write address fail

An error indicates that a read-only register was attempted to be written to.

0 = Normal operation (default)

1 = Error detected

Bit 3 SPI illegal access

An error indicates that a register reserved for factory testing and trimming was attempted to be written to.

0 = Normal operation (default)

1 = Error detected

Bit 2 SPI address error

An error indicates that either a nonexistent register, a reserved register, or a read-only register was attempted to be

written to.

0 = Normal operation (default)

1 = Error detected

Bits 1:0 Reserved

These bits are reserved.

Default = 0

## Table 27. REG\_ID Register (Address = 0Eh)

| 7   | 6   | 5 | 4        | 3 | 2 | 1        | 0 |
|-----|-----|---|----------|---|---|----------|---|
| Die | _ID |   | Revision |   |   | Reserved |   |
|     | >   |   | P        |   |   | P        |   |

Product Folder Links: AFE032

LEGEND: R = read-only.

Bits[7:6] Die ID

These bits are the die identification.

Default = 0

Revision Bits[5:3]

These bits are the revision indicator.

Default = 0

Bits[2:0] Reserved

These bits are reserved.

Default = 0

#### Table 28. REG CLK DIV Register (Address = 0Fh)

6 5 2 0 DAC clock POST\_CLK\_DIV DAC clock PRE\_CLK\_DIV R/W R/W

LEGEND: R/W = read and write.

Bits[7:4] DAC clock POST\_CLK\_DIV

Internal DAC clock divider offset.

These bits control the value of the second clock divider. DAC\_CLK is related to XCLK by: XCLK = (PRE\_CLK\_DIV

+ 1) x (POST\_CLK\_DEV + 1) x DAC\_CLK.

Default = 0

Bits[3:0] DAC clock PRE\_CLK\_DIV

Internal DAC clock divider offset.

These bits control the value of the first clock divider. DAC\_CLK is related to XCLK by: XCLK = (PRE\_CLK\_DIV + 1)

 $\times$  (POST\_CLK\_DEV + 1)  $\times$  DAC\_CLK.

 $\hat{Default} = 3h$ 

Table 29. REG OFFSET 0 Register (Address = 10h)

6 4

Most significant byte of block 4 parameter

LEGEND: R/W = read and write.

Bits[7:0] Most significant byte of block 4 parameter

These bits are the MSB of the 32-bit parameter for block 4 of the DSP path.

Default = F5h

Table 30. REG\_OFFSET\_1 Register (Address = 11h)

6 7 4 Second to MSB of block 4 parameter

R/W

LEGEND: R/W = read and write.

Bits[7:0] Second to MSB of block 4 parameter

These bits are second in line to the MSB of the block 4 parameter.

Default = C2h

Table 31. REG\_OFFSET\_2 Register (Address = 12h)

Third to MSB of block 4 parameter

R/W

LEGEND: R/W = read and write.

Copyright © 2013, Texas Instruments Incorporated

Bits[7:0] Third to MSB of block 4 parameter

These bits are third in line to the MSB of the block 4 parameter.

Default = 8Fh

SBOS669A - AUGUST 2013-REVISED DECEMBER 2013

Table 32. REG OFFSET 3 Register (Address = 13h)

4 6 3 0

Least significant byte of block 4 parameter

R/W

LEGEND: R/W = read and write.

Bits[7:0] Least significant byte of block 4 parameter

These bits are the LSB of the block 4 parameter.

Default = 5Ch

Table 33. REG\_CLIP\_0 Register (Address = 14h)

6 0

> CLIP\_MSB R/W

LEGEND: R/W = read and write.

Bits[7:0] **CLIP MSB** 

These bits are the MSB of the 11-bit clip value. Input samples to the DAC are clipped by this value.

These bits control DAC\_CLIP[10:3].

Default = FFh

Table 34. REG\_CLIP\_1 Register (Address = 15h)

6 3 CLIP\_LSB

Reserved R/W R0

LEGEND: R/W = read and write; R0 = read '0' (these bits reset to '0' after being read).

Bits[7:5] CLIP\_LSB

These bits are the LSB of the 11-bit clip value. Input samples to the DAC are clipped by this value.

These bits control DAC\_CLIP[2:0].

Default = 07h

Bits[4:0] Reserved

These bits are reserved.

Default = 0

Table 35. REG\_CLIP\_OFFSET\_0 Register (Address = 16h)

7 6 CLIP\_OFF\_MSB

R/W

LEGEND: R/W = read and write.

Bits[7:0] CLIP\_OFF\_MSB

> These bits are the MSB of the 11-bit clip offset value. Clipped DAC samples have this offset subtracted from the clipped value.

These bits control DAC\_CLIP\_OFF[10:3].

Default = 0

#### Table 36. REG\_CLIP\_OFFSET\_1 Register (Address = 17h)

| 7 | 6            | 5 | 4 | 3 | 2        | 1 | 0 |
|---|--------------|---|---|---|----------|---|---|
|   | CLIP_OFF_LSB |   |   |   | Reserved |   |   |
|   | R/W          |   |   |   | R        |   | _ |

LEGEND: R/W = read and write; R = read-only.

Bits[7:5] CLIP\_OFF\_LSB

These bits are the LSB of the 11-bit clip offset value. Clipped DAC Samples have this offset subtracted from the

clipped value.

These bits control DAC\_CLIP\_OFF[2:0].

Default = 0

Bits[4:0] Reserved

These bits are reserved.

Default = 0

## Table 37. REG\_AUX\_CTL Register (Address = 18h)

| 7        | 6        | 5       | 4 | 3        | 2 | 1 | 0 |
|----------|----------|---------|---|----------|---|---|---|
| Reserved | Reserved | DSP_CFG |   | Reserved |   |   |   |
| R/W      | R/W      | R/W     |   | R/       | W |   | R |

LEGEND: R/W = read and write; R = read-only.

Bits[7:6] Reserved

This bits are reserved.

Default = 0

Bit 5 DSP\_CFG

This bit allows the state of the DSP blocks to be retained or to be forced to their reset values during SPI mode.

0 = Hold the state of the DSP path blocks when the device is in SPI mode (default)

1 = Reset the state of the DSP path when the device is in DAC mode

Bits[4:1] Reserved

These bits are reserved.

Default = 3h

Bit 0 Reserved

This bit is reserved.

Default = 0

#### Table 38. RESERVED Registers (Address = 19h to 23h)

| 1        | б | 5 | 4 | 3 | 2 | 1 | U |  |  |  |
|----------|---|---|---|---|---|---|---|--|--|--|
| Reserved |   |   |   |   |   |   |   |  |  |  |
| R        |   |   |   |   |   |   |   |  |  |  |

LEGEND: R = read-only.

These registers are reserved.

## Table 39. REG\_COEFF1\_BLOCK\_2\_MS Register (Address = 24h)



R/W

LEGEND: R/W = read and write.

## Bits [7:0] Bits 11:4 of coefficient 1 for filter block 2

These bits contain the eight most significant bits of coefficient 1 for filter block 2.

Default = B9h

Copyright © 2013, Texas Instruments Incorporated



Table 40. REG\_COEFF1\_BLOCK\_2\_LS Register (Address = 25h) 0 Bits 3:0 of coefficient 1 for filter block 2 Reserved R/W R LEGEND: R/W = read and write; R = read-only. Bits [7:4] Bits 3:0 of coefficient 1 for filter block 2 These bits contain the four least significant bits of coefficient 1 for filter block 2. Default = Dh Bits [3:0] Reserved These bits are reserved. Default = not applicable Table 41. REG\_COEFF2\_BLOCK\_2\_MS Register (Address = 26h) Bits 11:4 of coefficient 2 for filter block 2 R/W LEGEND: R/W = read and write. Bits [7:0] Bits 11:4 of coefficient 2 for filter block 2 These bits contain the eight most significant bits of coefficient 2 for filter block 2. Default = E8h Table 42. REG\_COEFF2\_BLOCK\_2\_LS Register (Address = 27h) Reserved Bits 3:0 of coefficient 2 for filter block 2 R LEGEND: R/W = read and write; R = read-only. Bits [7:4] Bits 3:0 of coefficient 2 for filter block 2 These bits contain the four least significant bits of coefficient 2 for filter block 2. Default = 6h Bits [3:0] Reserved These bits are reserved. Default = not applicable Table 43. REG COEFF3 BLOCK 2 MS Register (Address = 28h) 4 3 0 Bits 11:4 of coefficient 3 for filter block 2 R/W LEGEND: R/W = read and write. Bits [7:0] Bits 11:4 of coefficient 3 for filter block 2 These bits contain the eight most significant bits of coefficient 3 for filter block 2. Default = 0Fh Table 44. REG\_COEFF3\_BLOCK\_2\_LS Register (Address = 29h) 5 Bits 3:0 of coefficient 3 for filter block 2 Reserved R/W R LEGEND: R/W = read and write; R = read-only.



SBOS669A - AUGUST 2013 - REVISED DECEMBER 2013 www.ti.com Bits [7:4] Bits 3:0 of coefficient 3 for filter block 2 These bits contain the four least significant bits of coefficient 3 for filter block 2. Default = 0h Bits [3:0] Reserved These bits are reserved. Default = not applicable Table 45. REG\_COEFF4\_BLOCK\_2\_MS Register (Address = 2Ah) Bits 11:4 of coefficient 4 for filter block 2 R/W LEGEND: R/W = read and write. Bits 11:4 of coefficient 4 for filter block 2 Bits [7:0] These bits contain the eight most significant bits of coefficient 4 for filter block 2. Default = 1Dh Table 46. REG COEFF4 BLOCK 2 LS Register (Address = 2Bh) Bits 3:0 of coefficient 4 for filter block 2 Reserved R LEGEND: R/W = read and write; R = read-only. Bits [7:4] Bits 3:0 of coefficient 4 for filter block 2 These bits contain the four least significant bits of coefficient 4 for filter block 2. Default = Ch Bits [3:0] Reserved These bits are reserved. Default = not applicable Table 47. REG COEFF5 BLOCK 2 MS Register (Address = 2Ch) 3 7 4 0 Bits 11:4 of coefficient 5 for filter block 2 LEGEND: R/W = read and write. Bits [7:0] Bits 11:4 of coefficient 5 for filter block 2 These bits contain the eight most significant bits of coefficient 5 for filter block 2. Default = 0Fh Table 48. REG COEFF5 BLOCK 2 LS Register (Address = 2Dh) 7 5 0 Bits 3:0 of coefficient 5 for filter block 2 Reserved R LEGEND: R/W = read and write; R = read-only. Bits [7:4] Bits 3:0 of coefficient 5 for filter block 2 These bits contain the four least significant bits of coefficient 5 for filter block 2. Default = 0h Bits [3:0] Reserved These bits are reserved. Default = not applicable

Copyright © 2013, Texas Instruments Incorporated



## SBOS669A - AUGUST 2013-REVISED DECEMBER 2013 www.ti.com Table 49. REG\_COEFF6\_BLOCK\_2\_MS Register (Address = 2Eh) 4 3 0 Bits 11:4 of coefficient 6 for filter block 2 R/W LEGEND: R/W = read and write. Bits [7:0] Bits 11:4 of coefficient 6 for filter block 2 These bits contain the eight most significant bits of coefficient 6 for filter block 2. Default = 99h Table 50. REG\_COEFF6\_BLOCK\_2\_LS Register (Address = 2Fh) Bits 3:0 of coefficient 6 for filter block 2 Reserved R R/W LEGEND: R/W = read and write; R = read-only. Bits 3:0 of coefficient 6 for filter block 2 Bits [7:4] These bits contain the four least significant bits of coefficient 6 for filter block 2. Default = 4h Bits [3:0] Reserved These bits are reserved. Default = not applicable Table 51. REG\_COEFF7\_BLOCK\_2\_MS Register (Address = 30h) Bits 11:4 of coefficient 7 for filter block 2 R/W LEGEND: R/W = read and write. Bits [7:0] Bits 11:4 of coefficient 7 for filter block 2 These bits contain the eight most significant bits of coefficient 7 for filter block 2. Default = CAh Table 52. REG\_COEFF7\_BLOCK\_2\_LS Register (Address = 31h) Bits 3:0 of coefficient 7 for filter block 2 Reserved R LEGEND: R/W = read and write; R = read-only. Bits [7:4] Bits 3:0 of coefficient 7 for filter block 2 These bits contain the four least significant bits of coefficient 7 for filter block 2. Default = 1h Bits [3:0] Reserved These bits are reserved. Default = not applicable Table 53. REG\_COEFF8\_BLOCK\_2\_MS Register (Address = 32h) Bits 11:4 of coefficient 8 for filter block 2 R/W

Product Folder Links: AFE032

LEGEND: R/W = read and write.



Bits [7:0] Bits 11:4 of coefficient 8 for filter block 2

These bits contain the eight most significant bits of coefficient 8 for filter block 2.

Default = 1Fh

Table 54. REG\_COEFF8\_BLOCK\_2\_LS Register (Address = 33h)

Bits 3:0 of coefficient 8 for filter block 2 Reserved

R

LEGEND: R/W = read and write; R = read-only.

Bits [7:4] Bits 3:0 of coefficient 8 for filter block 2

R/W

These bits contain the four least significant bits of coefficient 8 for filter block 2.

Default = 2h

Bits [3:0] Reserved

> These bits are reserved. Default = not applicable

> > Table 55. REG\_COEFF9\_BLOCK\_2\_MS Register (Address = 34h)

Bits 11:4 of coefficient 9 for filter block 2

LEGEND: R/W = read and write.

Bits [7:0] Bits 11:4 of coefficient 9 for filter block 2

These bits contain the eight most significant bits of coefficient 9 for filter block 2.

Default = 3Bh

Table 56. REG\_COEFF9\_BLOCK\_2\_LS Register (Address = 35h)

Bits 3:0 of coefficient 9 for filter block 2 Reserved

R

LEGEND: R/W = read and write; R = read-only.

Bits 3:0 of coefficient 9 for filter block 2 Bits [7:4]

These bits contain the four least significant bits of coefficient 9 for filter block 2.

Default = 1h

Bits [3:0] Reserved

> These bits are reserved. Default = not applicable

Table 57. REG COEFF10 BLOCK 2 MS Register (Address = 36h)

4

Bits 11:4 of coefficient 10 for filter block 2

LEGEND: R/W = read and write.

Copyright © 2013, Texas Instruments Incorporated

Bits [7:0] Bits 11:4 of coefficient 10 for filter block 2

These bits contain the eight most significant bits of coefficient 10 for filter block 2.

Default = 1Fh



## SBOS669A - AUGUST 2013-REVISED DECEMBER 2013 www.ti.com Table 58. REG\_COEFF10\_BLOCK\_2\_LS Register (Address = 337h) 3 0 Bits 3:0 of coefficient 10 for filter block 2 Reserved R/W R LEGEND: R/W = read and write; R = read-only. Bits [7:4] Bits 3:0 of coefficient 10 for filter block 2 These bits contain the four least significant bits of coefficient 10 for filter block 2. Default = 2h Bits [3:0] Reserved These bits are reserved. Default = not applicable Table 59. REG\_COEFF11\_BLOCK\_2\_MS Register (Address = 38h) Bits 11:4 of coefficient 11 for filter block 2 R/W LEGEND: R/W = read and write. Bits [7:0] Bits 11:4 of coefficient 11 for filter block 2 These bits contain the eight most significant bits of coefficient 11 for filter block 2. Default = 23h Table 60. REG\_COEFF11\_BLOCK\_2\_LS Register (Address = 39h) Reserved Bits 3:0 of coefficient 11 for filter block 2 R LEGEND: R/W = read and write; R = read-only. Bits [7:4] Bits 3:0 of coefficient 11 for filter block 2 These bits contain the four least significant bits of coefficient 11 for filter block 2. Default = Bh Bits [3:0] Reserved These bits are reserved. Default = not applicable Table 61. REG COEFF12 BLOCK 2 MS Register (Address = 3Ah) 3 7 4 0 Bits 11:4 of coefficient12 for filter block 2 R/W LEGEND: R/W = read and write. Bits [7:0] Bits 11:4 of coefficient 12 for filter block 2 These bits contain the eight most significant bits of coefficient 12 for filter block 2. Default = 44h Table 62. REG\_COEFF12\_BLOCK\_2\_LS Register (Address = 3Bh) 5 Bits 3:0 of coefficient 12 for filter block 2 Reserved R/W R LEGEND: R/W = read and write; R = read-only.



SBOS669A - AUGUST 2013 - REVISED DECEMBER 2013 www.ti.com Bits [7:4] Bits 3:0 of coefficient 12 for filter block 2 These bits contain the four least significant bits of coefficient 12 for filter block 2. Default = 2h Bits [3:0] Reserved These bits are reserved. Default = not applicable Table 63. REG\_COEFF1\_BLOCK\_1\_MS Register (Address = 3Ch) Bits 11:4 of coefficient 1 for filter block 1 R/W LEGEND: R/W = read and write. Bits 11:4 of coefficient 1 for filter block 1 Bits [7:0] These bits contain the eight most significant bits of coefficient 1 for filter block 1. Default = B9h Table 64. REG COEFF1 BLOCK 1 LS Register (Address = 3Dh) Bits 3:0 of coefficient 1 for filter block 1 Reserved R LEGEND: R/W = read and write; R = read-only. Bits [7:4] Bits 3:0 of coefficient 1 for filter block 1 These bits contain the four least significant bits of coefficient 1 for filter block 1. Default = Dh Bits [3:0] Reserved These bits are reserved. Default = not applicable Table 65. REG COEFF2 BLOCK 1 MS Register (Address = 3Eh) 3 7 4 0 Bits 11:4 of coefficient 2 for filter block 1 R/W LEGEND: R/W = read and write. Bits [7:0] Bits 11:4 of coefficient 2 for filter block 1 These bits contain the eight most significant bits of coefficient 2 for filter block 1. Default = E8h Table 66. REG COEFF2 BLOCK 1 LS Register (Address = 3Fh) 7 5 0 Bits 3:0 of coefficient 2 for filter block 1 Reserved R LEGEND: R/W = read and write; R = read-only. Bits [7:4] Bits 3:0 of coefficient 2 for filter block 1 These bits contain the four least significant bits of coefficient 2 for filter block 1. Default = 6h Bits [3:0] Reserved These bits are reserved. Default = not applicable

Copyright © 2013, Texas Instruments Incorporated



## SBOS669A - AUGUST 2013-REVISED DECEMBER 2013 www.ti.com Table 67. REG\_COEFF3\_BLOCK\_1\_MS Register (Address = 40h) 4 3 0 Bits 11:4 of coefficient 3 for filter block 1 R/W LEGEND: R/W = read and write. Bits [7:0] Bits 11:4 of coefficient 3 for filter block 1 These bits contain the eight most significant bits of coefficient 3 for filter block 1. Default = 0Fh Table 68. REG\_COEFF3\_BLOCK\_1\_LS Register (Address = 41h) Bits 3:0 of coefficient 3 for filter block 1 Reserved R R/W LEGEND: R/W = read and write; R = read-only. Bits 3:0 of coefficient 3 for filter block 1 Bits [7:4] These bits contain the four least significant bits of coefficient 3 for filter block 1. Default = 0h Bits [3:0] Reserved These bits are reserved. Default = not applicable Table 69. REG\_COEFF4\_BLOCK\_1\_MS Register (Address = 42h) Bits 11:4 of coefficient 4 for filter block 1 R/W LEGEND: R/W = read and write. Bits [7:0] Bits 11:4 of coefficient 4 for filter block 1 These bits contain the eight most significant bits of coefficient 4 for filter block 1. Default = 1Dh Table 70. REG\_COEFF4\_BLOCK\_1\_LS Register (Address = 43h) Bits 3:0 of coefficient 4 for filter block 1 Reserved R LEGEND: R/W = read and write; R = read-only. Bits [7:4] Bits 3:0 of coefficient 4 for filter block 1 These bits contain the four least significant bits of coefficient 4 for filter block 1. Default = Ch Bits [3:0] Reserved These bits are reserved. Default = not applicable Table 71. REG\_COEFF5\_BLOCK\_1\_MS Register (Address = 44h) Bits 11:4 of coefficient 5 for filter block 1 R/W

LEGEND: R/W = read and write.



Bits [7:0] Bits 11:4 of coefficient 5 for filter block 1

These bits contain the eight most significant bits of coefficient 5 for filter block 1.

Default = 0Fh

Table 72. REG\_COEFF5\_BLOCK\_1\_LS Register (Address = 45h)

Bits 3:0 of coefficient 5 for filter block 1 Reserved

R

LEGEND: R/W = read and write; R = read-only.

Bits [7:4] Bits 3:0 of coefficient 5 for filter block 1

R/W

These bits contain the four least significant bits of coefficient for filter block 1.

Default = 0h

Bits [3:0] Reserved

> These bits are reserved. Default = not applicable

> > Table 73. REG\_COEFF6\_BLOCK\_1\_MS Register (Address = 46h)

Bits 11:4 of coefficient 6 for filter block 1

LEGEND: R/W = read and write.

Bits [7:0] Bits 11:4 of coefficient 6 for filter block 1

These bits contain the eight most significant bits of coefficient 6 for filter block 1.

Default = 23h

Table 74. REG\_COEFF6\_BLOCK\_1\_LS Register (Address = 47h)

Bits 3:0 of coefficient 6 for filter block 1 Reserved

R

LEGEND: R/W = read and write; R = read-only.

Bits 3:0 of coefficient 6 for filter block 1 Bits [7:4]

These bits contain the four least significant bits of coefficient 6 for filter block 1.

Default = Bh

Bits [3:0] Reserved

> These bits are reserved. Default = not applicable

> > Table 75. REG COEFF7 BLOCK 1 MS Register (Address = 48h)

4

Bits 11:4 of coefficient 7 for filter block 1

LEGEND: R/W = read and write.

Copyright © 2013, Texas Instruments Incorporated

Bits [7:0] Bits 11:4 of coefficient 7 for filter block 1

These bits contain the eight most significant bits of coefficient 7 for filter block 1.

Default = 44h



## Table 76. REG\_COEFF7\_BLOCK\_1\_LS Register (Address = 49h)

7 6 5 4 3 2 1 0

Bits 3:0 of coefficient 7 for filter block 1 Reserved

R/W R

LEGEND: R/W = read and write; R = read-only.

Bits [7:4] Bits 3:0 of coefficient 7 for filter block 1

These bits contain the four least significant bits of coefficient 7 for filter block 1.

Default = 2h

Bits [3:0] Reserved

These bits are reserved. Default = not applicable

## Table 77. REG\_DAC\_SAMPLE\_MS Register (Address = 4Ah)

7 6 5 4 3 2 1 0

Bits 11:4 of DAC sample fed from DSP path into DAC

R/W

LEGEND: R/W = read and write.

Bits [7:0] Bits 11:4 of DAC sample fed from DSP path into DAC

These bits contain the eight most significant bits of DAC sample fed from DSP path into DAC.

Default = 00h

## Table 78. REG\_DAC\_SAMPLE\_LS Register (Address = 4Bh)

7 6 5 4 3 2 1 0

Bits 3:0 of DAC sample fed from DSP path into DAC

Reserved

R/W

R

LEGEND: R/W = read and write; R = read-only.

Bits [7:4] Bits 3:0 of DAC sample fed from DSP path into DAC

These bits contain the four least significant bits of DAC sample fed from DSP path into DAC.

Default = 0h

Bits [3:0] Reserved

These bits are reserved. Default = not applicable

#### **POWER SUPPLIES**

The device has two low-voltage analog power-supply pins and one low-voltage digital supply pin. Internally, the two analog supply pins are connected to each other through back-to-back electrostatic discharge (ESD) protection diodes. These pins must be connected to each other on the application printed circuit board (PCB). Connecting the digital supply pin and the two analog supply pins together on the PCB is also recommended. Both low-voltage analog ground pins are also connected internally through back-to-back ESD protection diodes. These ground pins should also be connected to the digital ground pin on the PCB. Bypassing the low-voltage power supplies with a parallel combination of a 10-µF and 100-nF capacitor is recommended. The PA block is biased separately from a high-voltage, high-current supply.

Three PA power-supply pins and three PA ground pins are available to provide a path for the high currents associated with driving the low impedance of the ac mains. Connecting the three PA supply pins together is recommended. Placing a 47-µF to 100-µF bypass capacitor in parallel with a 100-nF capacitor as close as possible to the device is also recommended. Care must be taken when routing the high-current ground lines on the PCB to avoid creating voltage drops in the PCB ground that may vary with changes in load current.

The device has many options to enable or disable the functional blocks to allow for flexible power-savings modes. Refer to the Electrical Characteristics: Power Supply table for power consumption in specific modes.

## DAC, SD, INT, TSENSE, TX\_FLAG, AND RX\_FLAG PINS

This section discusses the DAC, SD, INT, TSENSE, TX\_FLAG, and RX\_FLAG pins.

### DAC (Pin 7)

The DAC pin is used to configure the SPI to either read data to or write data from the command and data registers, or to write data to the DAC register. Setting the DAC pin high allows access to the DAC register. Setting the DAC pin low allows access to the command and data registers.

## SD (Pin 8)

The shutdown pin (SD) can be used to shut down the entire device for maximum power savings. When the SD pin is low, the device operates normally. When the SD pin is high, all circuit blocks within the device (including the serial interface) are placed in the lowest-power operating modes. In this condition, the entire device draws only 395  $\mu$ A (typical) of current. All register contents at the time the device is placed in shutdown mode are erased; when the device is re-enabled, the register contents are the device default values. Follow the protocol described in the External Reset and Analog Shutdown Mode section when asserting the SD pin.

#### INT (Pin 9)

The interrupt pin (INT) is an active-low, open-drain output pin that can be used to signal the microprocessor of an unusual operating condition that results from an anomaly on the power line. The INT pin can be triggered by external circuit conditions and SPI operations, depending upon the REG\_FLAG\_CTL register settings. The device can be programmed to issue an interrupt on current overload, thermal overload, and digital error conditions. Refer to the *AFE032 Interrupts* section for more information.

When an interrupt is signaled (that is, INT goes low), the contents of the IFLAG\_INT, TFLAG\_INT, and DIG\_ERR\_INT bits (bits 7, 6, and 4, respectively, in the REG\_AFE\_STATUS register) can be read to determine the type of interrupt that occurred. The REG\_FLAG\_CTL register settings should be configured each time the device is powered on.

Current overload and thermal overload conditions are explained in the *Current Overload* and *Thermal Overload* sections. Digital error conditions are explained in the *AFE032 Interrupts* section.



#### **Current Overload**

The maximum output current allowed from the power amplifier (PA) can be programmed with the external  $R_{\text{SET}}$  resistor connected between PA\_ISET (pin 26) and ground. The PA goes to current limit state if a fault condition occurs, causing the PA to source or sink more current than its programmed limit value. IFLAG\_INT (bit 7 in the REG\_AFE\_STATUS register) is set to '1' if the PA goes to current limit state for more than 16,384 DAC\_CLK cycles.

Setting the IFLAG mask bit of the REG\_FLAG\_CTL register prevents a fault condition from commanding the active-low, open-drain interrupt pin (INT). Note that the PA still goes to a current limit state to protect the device and the IFLAG\_INT bit is still set to '1'.

## **CAUTION**

ENPAICLN and ENPAICLP (bits 1 and 0 of the REG\_PA\_CURRENT\_CFG register, respectively) allow the current limit protection circuitry to be enabled or disabled. By default, the current limit protection circuitry is enabled and protects the device from damage during current overload events only if the ENPAICLN and ENPAICLP bits remain in their default states. Disabling these bits can potentially damage the device in an current overload event.

#### Thermal Overload

The device contains internal PA thermal shutdown protection circuitry that automatically disables the PA output stage if the junction temperature exceeds +165°C.

Note that the thermal shutdown protection circuitry only operates if a fault condition causes thermal overload (that is, forces the junction temperature to exceed +165°C) and the Disable TLIM bit (bit 0 in the REG\_DAC/HPF/LPF/PA\_CTL register) remains in the default state of '0'. The device thermal shutdown protection circuitry allows the PA to resume normal operation only when the junction temperature falls below +150°C. The TFLAG\_INT bit remains set to '1' even after the device returns to normal operation. The TFLAG\_INT bit can be reset to '0' by performing a read operation on the REG\_AFE\_STATUS register.

Setting the TFLAG mask bit of the REG\_FLAG\_CTL register prevents a thermal overload event from commanding the active-low, open-drain interrupt pin (INT). Note that the internal PA thermal shutdown protection circuitry still disables the PA output stage automatically (provided that a thermal overload condition occurs and the Disable TLIM bit is in set to '0') and the TFLAG\_INT bit is still set to '1'.



### TSENSE (Pin 35)

The TSENSE pin is internally connected to the anode of a temperature-sensing diode located within the PA output stage. Figure 26 shows a remote junction temperature sensor circuit that can be used to measure the device junction temperature. Measuring the device junction temperature is optional and is not required.



Figure 26. Interfacing the TMP411 to the AFE032

### TX\_FLAG (Pin 47)

The TX\_FLAG pin is an open-drain output that indicates the readiness of the Tx signal path for transmission. When the TX\_FLAG pin is high, the transmit signal path is enabled and ready for transmission. When the TX\_FLAG pin is low, the transmit path is not ready for transmission.

## RX\_FLAG (Pin 48)

The RX\_FLAG pin is an open-drain output that indicates the readiness of the Rx signal path for transmission. When the RX\_FLAG pin is high, the transmit signal path is enabled and ready for transmission. When the RX\_FLAG pin is low, the transmit path is not ready for transmission.

## LINE-COUPLING CIRCUIT

The line-coupling circuit is one of the most critical circuits in a power-line modem. The line-coupling circuit has two primary functions: first, to block the low-frequency signal of the mains (commonly 50 Hz or 60 Hz) from damaging the low-voltage modem circuitry; second, to couple the modem signal to and from the ac mains. A typical line-coupling circuit is shown in Figure 27.



Figure 27. Simplified Line-Coupling Circuit

Copyright © 2013. Texas Instruments Incorporated Submit Documentation Feedback



#### **CIRCUIT PROTECTION**

Power-line communications are often located in operating environments that are harsh for electrical components connected to the ac line. Noise or surges from electrical anomalies (such as lightning, capacitor bank switching, inductive switching, or other grid fault conditions) can damage high-performance integrated circuits if proper protection is not provided. The AFE032, however, can survive even the harshest conditions by using a variety of techniques to protect the device.

Layout the protection circuitry in order to dissipate as much of the electrical disturbance as possible with a multi-layer approach using metal-oxide varistors (MOVs), transient voltage suppression diodes (TVSs), Schottky diodes, and a Zener diode. These components dissipate the electrical disturbance before the anomaly reaches the device. Figure 28 shows the recommended strategy for transient overvoltage protection.



Figure 28. Transient Overvoltage Protection for AFE032

Note that the high-voltage coupling capacitor must be able to withstand pulses up to the clamping protection provided by the MOV. A metalized polypropylene capacitor, such as the 474MKP275KA from Illinois Capacitor™, is rated for 50 Hz to 60 Hz and 250 VAC to 310 VAC, and can withstand 24 impulses of 2.5 kV.



Table 79 and Table 80 list several recommended transient protection components.

Table 79. Recommended Transient Protection Devices (120 VAC, 60 Hz)

| COMPONENT    | DESCRIPTION                  | MANUFACTURER            | MFR PART NO (OR EQUIVALENT) |
|--------------|------------------------------|-------------------------|-----------------------------|
| D1           | Zener diode                  | Diodes, Inc.            | 1SMB59xxB <sup>(1)</sup>    |
| D2, D3       | Schottky diode               | Diodes, Inc.            | B340A                       |
| TVS          | Transient voltage suppressor | Littelfuse, Inc.        | SMCJxxCA <sup>(2)</sup>     |
| MOV          | Varistor                     | Littelfuse, Inc.        | TMOV20RP140E                |
| HV capacitor | High-voltage capacitor       | Illinois Capacitor, Inc | 474MKP275KA <sup>(3)</sup>  |

- (1) Select the zener breakdown voltage at the lowest available rating beyond the normal power-supply operating range. For example, 1SMB5931B is suitable for systems where PA\_VS = 15 V, whereas 1SMB5934B is suitable for systems where PA\_VS = 20 V.
- (2) Select the TVS breakdown voltage at or slightly less than (0.5 x PA\_VS). For example, SMCJ6.0CA is suitable for systems where PA\_VS = 15 V, whereas SMCJ8.0CA is suitable for systems where PA\_VS = 20 V.
- (3) A common value for the high-voltage capacitor is 470 nF. Other values may be substituted depending on the application requirements. Note that when making a substitution, for reliability, the capacitor must be selected from the same family or an equivalent family of capacitors rated to withstand high-voltage surges on the power line.

Table 80. Recommended Transient Protection Devices (240 VAC, 50 Hz)

| COMPONENT    | DESCRIPTION                  | MANUFACTURER            | MFR PART NO (OR EQUIVALENT) |
|--------------|------------------------------|-------------------------|-----------------------------|
| D1           | Zener diode                  | Diodes, Inc.            | 1SMB59xxB <sup>(1)</sup>    |
| D2, D3       | Schottky diode               | Diodes, Inc.            | B340A                       |
| TVS          | Transient voltage suppressor | Littelfuse, Inc.        | SMCJxxCA <sup>(2)</sup>     |
| MOV          | Varistor                     | Littelfuse, Inc.        | TMOV20RP300E                |
| HV capacitor | High-voltage capacitor       | Illinois Capacitor, Inc | 474MKP275KA <sup>(3)</sup>  |

- (1) Select the zener breakdown voltage at the lowest available rating beyond the normal power-supply operating range. For example, 1SMB5931B is suitable for systems where PA\_VS = 15 V, whereas 1SMB5934B is suitable for systems where PA\_VS = 20 V.
- (2) Select the TVS breakdown voltage at or slightly less than (0.5 x PA\_VS). For example, SMCJ6.0CA is suitable for systems where PA\_VS = 15 V, whereas SMCJ8.0CA is suitable for systems where PA\_VS = 20 V.
- (3) A common value for the high-voltage capacitor is 470 nF. Other values may be substituted depending on the application requirements. Note that when making a substitution, for reliability, the capacitor must be selected from the same family or an equivalent family of capacitors rated to withstand high-voltage surges on the power line.

### THERMAL CONSIDERATIONS

In a typical power-line communications application, the device dissipates 2 W of power when transmitting to the low-impedance ac line. This amount of power dissipation can increase the junction temperature, which in turn can lead to a thermal overload that results in signal transmission interruptions if the PCB thermal design is not implemented properly. Proper management of heat flow from the device as well as good PCB design and construction are required to ensure proper device temperature, maximize performance, and extend device operating life.

The device is assembled in a 7-mm x 7-mm, QFN-48 package. As Figure 29 shows, this QFN package has a large-area exposed thermal pad on the underside that is used to conduct heat away from the device and to the underlying PCB.



Figure 29. QFN Package with Large-Area Exposed Thermal Pad



Some heat is conducted from the silicon die surface through the plastic packaging material and is transferred to the ambient environment. However, this route is not the primary thermal path for heat flow because plastic is a relatively poor conductor of heat. Heat also flows across the silicon die surface to the bond pads, through the wire bonds, to the package leads, and finally to the top layer of the PCB. While both of these paths for heat flow are important, the majority (nearly 80%) of the heat flows downward, through the silicon die, to the thermally-conductive die-attach epoxy, and to the exposed thermal pad on the underside of the package (as shown in Figure 30). Minimizing the thermal resistance of this downward path to the ambient environment maximizes the life and performance of the device.



Figure 30. Heat Flow in the QFN Package

The exposed thermal pad must be soldered to the PCB thermal pad. The thermal pad on the PCB must be the same size as the exposed thermal pad on the underside of the QFN package. Refer to Application Report, QFN/SON PCB Attachment (SLUA271A), for recommendations on attaching the thermal pad to the PCB. Figure 31 illustrates the direction of heat spreading to the PCB from the device.



Figure 31. Heat Spreading to PCB

The heat spreading to the PCB is maximized if the thermal path is uninterrupted. Best results are achieved if the heat-spreading surfaces are filled with copper to the greatest extent possible, thus maximizing the percentage of area covered on each layer. As an example, a thermally robust, multilayer PCB design can consist of four layers with copper (Cu) coverage of 60% in the top layer, 85% and 90% in the inner layers (respectively), and 95% on the bottom layer.

Submit Documentation Feedback

Copyright © 2013, Texas Instruments Incorporated



Increasing the number of layers in the PCB, using thicker copper, and increasing the PCB area are all factors that improve the spread of heat. Figure 32 through Figure 34 show thermal resistance performance as a function of each of these factors.



THERMAL RESISTANCE vs BOARD AREA 28 Four-Layer PCB, 2 oz Cu 26 (Results are from thermal Thermal Resistance (°C/W) 24 simulations) 22 20 18 16 14 12 10 2 10 12 14 PCB Area (in<sup>2</sup>)

Figure 32. Thermal Resistance as a Function of the Number of Layers in the PCB

Figure 33. Thermal Resistance as a Function of PCB Area



Figure 34. Thermal Resistance as a Function of Copper Thickness

For additional information on thermal PCB design using exposed thermal pad packages, refer to Application Reports *Analog Front-End Design for a Narrowband Power-Line Communications Modem Using the AFE031* (SBOA130) and *PowerPAD™ Thermally-Enhanced Package* (SLMA002E) (both available for download at www.ti.com).



## **TYPICAL APPLICATION SCHEMATIC**

A schematic for a typical application is provided in Figure 35.



Figure 35. Typical Application with Transformer Coupling

## **PACKAGING AND MECHANICALS**

Complete mechanical drawings and packaging information are appended to the end of this data sheet.

## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | nanges from Original (August 2013) to Revision A                | Page |
|----|-----------------------------------------------------------------|------|
| •  | Changed document from product preview to production data        | 1    |
| •  | Changed first sub-bullet of second Features bullet              | 1    |
| •  | Changed front page image                                        | 1    |
| •  | Added Ordering Information and Absolute Maximum Ratings table   | 2    |
| •  | Added Thermal Information and Electrical Characteristics tables | 3    |
| •  | Added SPI Timing Requirements table and Timing Diagrams section | 10   |
| •  | Added Pin Configuration section                                 | 12   |
| •  | Added Functional Block Diagram section                          | 14   |
| •  | Added Typical Characteristics section                           | 15   |
| •  | Added Application Information section                           | 17   |
| •  | Changed Series name in graph in Figure 23                       | 30   |
| •  | Changed Series names in graph legend in Figure 24               | 30   |
| •  | Changed Series names in graph legend in Figure 25               | 30   |



## PACKAGE OPTION ADDENDUM

29-Dec-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| AFE032IRGZR      | ACTIVE | VQFN         | RGZ                | 48   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | AFE032               | Samples |
| AFE032IRGZT      | ACTIVE | VQFN         | RGZ                | 48   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | AFE032               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

29-Dec-2013

| In no event shall TI's liabilit | ty arising out of such information | exceed the total purchase price | ce of the TI part(s) at issue in th | is document sold by TI to Cu | stomer on an annual basis. |
|---------------------------------|------------------------------------|---------------------------------|-------------------------------------|------------------------------|----------------------------|
|                                 |                                    |                                 |                                     |                              |                            |

## PACKAGE MATERIALS INFORMATION

www.ti.com 25-Mar-2015

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| AFE032IRGZR | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| AFE032IRGZT | VQFN            | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |

www.ti.com 25-Mar-2015



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| AFE032IRGZR | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| AFE032IRGZT | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Falls within JEDEC MO-220.



# RGZ (S-PVQFN-N48)

## PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



# RGZ (S-PVQFN-N48)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity