

# **X4 SRAM Nonvolatile Controller Unit**

### **Features**

- ➤ Power monitoring and switching for 3-volt battery-backup applications
- ➤ Write-protect control
- ➤ 2-input decoder for control of up to 4 banks of SRAM
- > 3-volt primary cell inputs
- Less than 10ns chip-enable propagation delay
- > 5% or 10% supply operation

### **General Description**

The CMOS bq2204A SRAM Non-volatile Controller Unit provides all necessary functions for converting up to four banks of standard CMOS SRAM into nonvolatile read/write memory.

A precision comparator monitors the 5V  $V_{CC}$  input for an out-of-tolerance condition. When out-of-tolerance is detected, the four conditioned chip-enable outputs are forced inactive to write-protect up to four banks of SRAM.

During a power failure, the external SRAMs are switched from the VCC supply to one of two 3V backup supplies. On a subsequent power-up, the SRAMs are write-protected until a power-valid condition exists.

During power-valid operation, a two-input decoder transparently selects one of up to four banks of SRAM.

#### **Pin Connections**



#### Pin Names

| $V_{OUT} \\$                                         | Supply output                     |
|------------------------------------------------------|-----------------------------------|
| $BC_1$ – $BC_2$                                      | 3 volt primary backup cell inputs |
| THS                                                  | Threshold select input            |
| $\overline{\text{CE}}$                               | chip-enable active low input      |
| $\frac{\overline{CE}_{CON1}-}{\overline{CE}_{CON4}}$ | Conditioned chip-enable outputs   |
| А-В                                                  | Decoder inputs                    |
| NC                                                   | No connect                        |
| $V_{CC}$                                             | +5 volt supply input              |
| $V_{SS}$                                             | Ground                            |

### **Functional Description**

Up to four banks of CMOS static RAM can be battery-backed using the  $V_{OUT}$  and conditioned chip-enable output pins from the bq2204A. As  $V_{CC}$  slews down during a power failure, the conditioned chip-enable outputs  $\overline{CE}_{CON1}$  through  $\overline{CE}_{CON4}$  are forced inactive independent of the chip-enable input  $\overline{CE}$ .

This activity unconditionally write-protects the external SRAM as  $V_{CC}$  falls below an out-of-tolerance threshold VPFD. VPFD is selected by the threshold select input pin, THS. If THS is tied to VSS, the power-fail detection occurs at 4.62V typical for 5% supply operation.

If THS is tied to  $V_{CC}$ , power-fail detection occurs at 4.37V typical for 10% supply operation. The THS pin must be tied to  $V_{SS}$  or  $V_{CC}$  for proper operation.

If a memory access is in process to any of the four external banks of SRAM during power-fail detection, that memory cycle continues to completion before the memory is write-protected. If the memory cycle is not terminated within time twpt, all four chip-enable outputs are unconditionally driven high, write-protecting the controlled SRAMs.

### **bq2204A**

As the supply continues to fall past VPFD, an internal switching device forces  $V_{OUT}$  to one of the  $\underline{two}$  external backup energy sources.  $\overline{CE}_{CON1}$  through  $\overline{CE}_{CON4}$  are held high by the  $V_{OUT}$  energy source.

During power-up,  $V_{OUT}$  is switched back to the 5V supply as  $V_{CC}$  rises above the backup cell input voltage sourcing  $V_{OUT}.$  Outputs  $\overline{CE}_{CON1}$  through  $\overline{CE}_{CON4}$  are held inactive for time  $t_{CER}$  (120ms maximum) after the power supply has reached  $V_{PFD}$ , independent of the  $\overline{CE}$  input, to allow for processor stabilization.

During power-valid operation, the  $\overline{CE}$  input is passed through to one of the four  $\overline{CE}_{CON}$  outputs with a propagation delay of less than 10ns. The  $\overline{CE}$  input is output on one of the four  $\overline{CE}_{CON}$  output pins depending on the level of the decode inputs at A and B as shown in the Truth Table.

The A and B inputs are usually tied to high-order address pins so that a large nonvolatile memory can be designed using lower-density memory devices. Nonvolatility and decoding are achieved by hardware hookup as shown in Figure 1.



Figure 1. Hardware Hookup (5% Supply Operation)

### Energy Cell Inputs—BC<sub>1</sub>, BC<sub>2</sub>

Two backup energy source inputs are provided on the bq2204A. The  $BC_1$  and  $BC_2$  inputs accept a 3V primary battery (non-rechargeable), typically some type of lithium chemistry. If no primary cell is to be used on either  $BC_1$  or  $BC_2$ , the unused input should be tied to  $V_{SS}$ .

 $V_{CC}$  falling below  $V_{PFD}$  starts the comparison of  $BC_1$  and  $BC_2$ . The BC input comparison continues until  $V_{CC}$  rises above  $V_{SO}$ . Power to  $V_{OUT}$  begins with  $BC_1$  and switches to  $BC_2$  only when  $V_{BC1}$  is less than  $V_{BC2}$  minus  $V_{BSO}$ . The controller alternates to the higher BC voltage only when the difference between the BC input voltages is greater than  $V_{BSO}$ . Alternating the backup batteries allows one-at-a-time battery replacement and efficient use of both backup batteries.

To prevent battery drain when there is no valid data to retain, V<sub>OUT</sub> and CE<sub>CON1-4</sub> are internally isolated from BC<sub>1</sub> and BC<sub>2</sub> by either of the following conditions:

- Initial connection of a battery to BC<sub>1</sub> or BC<sub>2</sub>, or
- Presentation of an isolation signal on  $\overline{\text{CE}}$ .

A valid isolation signal requires CE low as V<sub>CC</sub> crosses both V<sub>PFD</sub> and V<sub>SO</sub> during a power-down. See Figure 2. Between these two points in time,  $\overline{\text{CE}}$  must be brought to the point of (0.48 to 0.52)\*V<sub>CC</sub> and held  $\overline{\text{for}}$  at least 700ns. The isolation signal is invalid if  $\overline{\text{CE}}$  exceeds 0.54\*V<sub>CC</sub> at any point between V<sub>CC</sub> crossing V<sub>PFD</sub> and V<sub>SO</sub>.

The appropriate battery is connected to  $V_{OUT}$  and  $\overline{CE}_{CON1-4}$  immediately on subsequent application and removal of  $V_{CC}.$ 



Figure 2. Battery Isolation Signal

#### **Truth Table**

|    | Input |   | Output             |                    |                    |                    |  |  |  |
|----|-------|---|--------------------|--------------------|--------------------|--------------------|--|--|--|
| CE | Α     | В | CE <sub>CON1</sub> | CE <sub>CON2</sub> | CE <sub>CON3</sub> | CE <sub>CON4</sub> |  |  |  |
| Н  | X     | X | Н                  | Н                  | Н                  | Н                  |  |  |  |
| L  | L     | L | L H                |                    | Н                  | Н                  |  |  |  |
| L  | Н     | L | Н                  | L                  | Н                  | Н                  |  |  |  |
| L  | L     | Н | Н                  | н н                |                    | Н                  |  |  |  |
| L  | Н     | Н | Н                  | Н                  | Н                  | L                  |  |  |  |

## **Absolute Maximum Ratings**

| Symbol              | Parameter                                                   | Value        | Unit | Conditions             |
|---------------------|-------------------------------------------------------------|--------------|------|------------------------|
| Vcc                 | DC voltage applied on VCC relative to VSS                   | -0.3 to +7.0 | V    |                        |
| V <sub>T</sub>      | DC voltage applied on any pin excluding VCC relative to VSS | -0.3 to +7.0 | V    | $V_T \le V_{CC} + 0.3$ |
| _                   |                                                             | 0 to 70      | °C   | Commercial             |
| TOPR                | Operating temperature                                       | -40 to +85   | °C   | Industrial "N"         |
| T <sub>STG</sub>    | Storage temperature                                         | -55 to +125  | °C   |                        |
| T <sub>BIAS</sub>   | Temperature under bias                                      | -40 to +85   | °C   |                        |
| T <sub>SOLDER</sub> | Soldering temperature                                       | 260          | °C   | For 10 seconds         |
| I <sub>OUT</sub>    | V <sub>OUT</sub> current                                    | 200          | mA   |                        |

Note:

Permanent device damage may occur if **Absolute Maximum Ratings** are exceeded. Functional operation should be limited to the Recommended DC Operating Conditions detailed in this data sheet. Exposure to conditions beyond the operational limits for extended periods of time may affect device reliability.

# Recommended DC Operating Conditions (TA = TOPR)

| Symbol                                 | Parameter           | Minimum | Typical | Maximum               | Unit | Notes                             |
|----------------------------------------|---------------------|---------|---------|-----------------------|------|-----------------------------------|
|                                        | _ , ,               | 4.75    | 5.0     | 5.5                   | V    | THS = V <sub>SS</sub>             |
| Vcc                                    | Supply voltage      | 4.50    | 5.0     | 5.5                   | V    | THS = VCC                         |
| V <sub>SS</sub>                        | Supply voltage      | 0       | 0       | 0                     | V    |                                   |
| V <sub>IL</sub>                        | Input low voltage   | -0.3    | -       | 0.8                   | V    |                                   |
| V <sub>IH</sub>                        | Input high voltage  | 2.2     | -       | V <sub>CC</sub> + 0.3 | V    |                                   |
| V <sub>BC1</sub> ,<br>V <sub>BC2</sub> | Backup cell voltage | 2.0     | -       | 4.0                   | V    | V <sub>CC</sub> < V <sub>BC</sub> |
| THS                                    | Threshold select    | -0.3    | -       | V <sub>CC</sub> + 0.3 | V    |                                   |

Note: Typical values indicate operation at  $T_A = 25$ °C,  $V_{CC} = 5V$  or  $V_{BC}$ .

# DC Electrical Characteristics (TA = TOPR, VCC = 5V $\pm$ 10%)

| Symbol                        | Parameter                   | Minimum               | Typical         | Maximum | Unit | Conditions/Notes                                               |
|-------------------------------|-----------------------------|-----------------------|-----------------|---------|------|----------------------------------------------------------------|
| ILI                           | Input leakage current       | -                     | -               | ± 1     | μΑ   | VIN = VSS to VCC                                               |
| VoH                           | Output high voltage         | 2.4                   | -               | -       | V    | I <sub>OH</sub> = -2.0mA                                       |
| V <sub>OHB</sub>              | V <sub>OH</sub> , BC supply | V <sub>BC</sub> - 0.3 | -               | -       | V    | $V_{BC} > V_{CC}$ , $I_{OH} = -10\mu A$                        |
| Vol                           | Output low voltage          | -                     | -               | 0.4     | V    | $I_{OL} = 4.0 \text{mA}$                                       |
| I <sub>CC</sub>               | Operating supply current    | -                     | 3               | 6       | mA   | No load on outputs.                                            |
|                               |                             | 4.55                  | 4.62            | 4.75    | V    | THS = V <sub>SS</sub>                                          |
| V <sub>PFD</sub> Power-fail d | Power-fail detect voltage   | 4.30                  | 4.37            | 4.50    | V    | THS = V <sub>CC</sub>                                          |
| V <sub>SO</sub>               | Supply switch-over voltage  | -                     | V <sub>BC</sub> | -       | V    |                                                                |
| ICCDR                         | Data-retention mode current | -                     | -               | 100     | nA   | VOUT data-retention current to additional memory not included. |
|                               | Active backup cell          | -                     | VBC1            | -       | V    | V <sub>BC1</sub> > V <sub>BC2</sub> + V <sub>BSO</sub>         |
| VBC                           | voltage                     | -                     | VBC2            | -       | V    | VBC2 > VBC1 + VBSO                                             |
| V <sub>BSO</sub>              | Battery switch-over voltage | 0.25                  | 0.4             | 0.6     | V    |                                                                |
| I <sub>OUT1</sub>             | V <sub>OUT</sub> current    | -                     | -               | 160     | mA   | V <sub>OUT</sub> > V <sub>CC</sub> - 0.3V                      |
| I <sub>OUT2</sub>             | V <sub>OUT</sub> current    | -                     | 100             | -       | μΑ   | V <sub>OUT</sub> > V <sub>BC</sub> - 0.2V                      |

**Note:** Typical values indicate operation at  $T_A = 25$ °C,  $V_{CC} = 5V$  or  $V_{BC}$ .

### Capacitance (TA = 25°C, F = 1MHz, VCC = 5.0V)

| Symbol           | Parameter          | Minimum | Typical | Maximum | Unit | Conditions          |
|------------------|--------------------|---------|---------|---------|------|---------------------|
| C <sub>IN</sub>  | Input capacitance  | -       | -       | 8       | pF   | Input voltage = 0V  |
| C <sub>OUT</sub> | Output capacitance | -       | -       | 10      | pF   | Output voltage = 0V |

Note: This parameter is sampled and not 100% tested.

### **AC Test Conditions**

| Parameter                                | Test Conditions                   |
|------------------------------------------|-----------------------------------|
| Input pulse levels                       | 0V to 3.0V                        |
| Input rise and fall times                | 5ns                               |
| Input and output timing reference levels | 1.5V (unless otherwise specified) |



Figure 3. Output Load

# Power-Fail Control (TA = TOPR)

| Symbol           | Parameter                            | Minimum | Typical | Maximum | Unit | Notes                                                                                                |
|------------------|--------------------------------------|---------|---------|---------|------|------------------------------------------------------------------------------------------------------|
| t <sub>PF</sub>  | V <sub>CC</sub> slew, 4.75V to 4.25V | 300     | -       | -       | μs   |                                                                                                      |
| tFS              | VCC slew, 4.25V to VSO               | 10      | -       | -       | μs   |                                                                                                      |
| tPU              | VCC slew, 4.25V to 4.75V             | 0       | -       | -       | μs   |                                                                                                      |
| tCED             | chip-enable propagation delay        | -       | 7       | 10      | ns   |                                                                                                      |
| tAS              | A,B set up to $\overline{\text{CE}}$ | 0       | -       | -       | ns   |                                                                                                      |
| t <sub>CER</sub> | chip-enable recovery                 | 40      | 80      | 120     | ms   | Time during which SRAM is write-protected after V <sub>CC</sub> passes V <sub>PFD</sub> on power-up. |
| t <sub>WPT</sub> | Write-protect time                   | 40      | 100     | 150     | μs   | Delay after V <sub>CC</sub> slews down past V <sub>PFD</sub> before SRAM is write-protected.         |

**Note:** Typical values indicate operation at  $T_A = 25$ °C,  $V_{CC} = 5V$ .

Caution: Negative undershoots below the absolute maximum rating of -0.3V in battery-backup mode may affect data integrity.

# **Power-Down Timing**



# **Power-Up Timing**



## **Address-Decode Timing**



TD220402.eps

# bq2204A

# **Data Sheet Revision History**

| Change No. | Page No. | Description of Change                                                                        | Nature of Change |
|------------|----------|----------------------------------------------------------------------------------------------|------------------|
| 1          | All      | bq2204A replaces bq2204.                                                                     |                  |
| 1          | 1, 4–5   | 10% tolerance requires the THS pin to be tied to VCC, not VOUT.                              |                  |
| 1          | 3        | Energy cell input selection process alternates between BC <sub>1</sub> and BC <sub>2</sub> . |                  |

**Note:** Change 1 = Dec. 1992 changes from Sept. 1991





10-Jun-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| BQ2204APN        | ACTIVE | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type  | 0 to 70      | 2204APN                 | Samples |
| BQ2204ASN        | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | 2204A                   | Samples |
| BQ2204ASN-N      | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 2204A                   | Samples |
| BQ2204ASNTR      | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | 2204A                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



### PACKAGE OPTION ADDENDUM

10-Jun-2014

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**







| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ2204ASNTR | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ2204ASNTR | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>