

## PowerLAN™ Dual-Cell Li-Ion Battery Monitor With PowerPump™ Cell Balancing

#### **FEATURES**

- Monitors up to Two Individual Cell Voltages and Temperatures
- Part of a Complete Low-Cost Solution for Battery Packs of up to 12 Series and One or More Parallel Cells (When Used With bq78PL114).
- Advanced PowerPump™ Balancing
   Technology Equalizes Cells in Li-Ion Battery
   Packs, Resulting in Longer Run Time and Cell
   Life.
- PowerPump<sup>™</sup> Cell Balancing Transfers
   Charge From Cell to Cell During all Operating
   Conditions No Wasteful Current Bleeding or
   Associated Heat Buildup.
- Unique PowerLAN™ Isolated Communications Technology Permits Simultaneous Measurement of All Individual Cell Voltages in a Series String.
- Low Current Consumption:
  - <250 μA Active
  - <35 μA Standby
  - <1 μA Undervoltage Shutdown</p>
- Connects Directly to Cells, No Resistive Dividers
- Internal LDO Regulator for Support Circuitry
- Ultrasmall Footprint, 3-mm x 3-mm
- Millivolt Measurement Resolution Using Delta-Sigma A/D Converter
- Self-Calibrating Time Base No Crystal Required When Used With bq78PL114

#### **APPLICATIONS**

- Uninterruptible Power Supplies (UPS)
- Portable Medical and Test Equipment
- Electric Bikes and Mild-EV Battery Packs
- Multicell Series Strings ≥ 5S

#### **RELATED DEVICES**

bq78PL114 Master Gateway Battery Controller

#### DESCRIPTION

The bq76PL102 PowerLAN dual-cell battery monitor is part of a complete scalable battery management system for use with arrays of up to 12 Li-lon rechargeable cells. The bq76PL102 connects to one or two cells in a series string, performs voltage and temperature monitoring of each individual cell, and reports these parameters over the PowerLAN communication network. Together with a bq78PL114 master-gateway battery controller, the bq76PL102 forms а complete battery monitoring management system for higher cell-count applications.

Partitioning of the battery monitor function on a per cell basis permits connection and measurement close to the cell. This results in superior accuracy and management over competing solutions. This scheme also facilitates the PowerPump cell balancing system, a technique which actively balances capacities of Li-lon batteries without the excessive heat or limitations of bleed-balancing techniques.

The bq76PL102 PowerPump cell balancing technology uses a charge-transfer methodology which does not bleed off excess energy as heat, but instead moves energy dynamically from cell to cell as needed. Balancing is performed during all battery operational modes — charge, discharge, and rest. Balancing is automatically coordinated between all cells on a PowerLAN system. PowerPump balancing technology results in longer run time and longer cell life.

The PowerLAN communications architecture has been engineered to provide robust communications in tough EMI/RFI environments while avoiding the excessive power draw, high parts count, and elevated cost of other solutions. PowerLAN permits easy scalability using series connections of bq76PL102 dual-cell battery monitors. High-cell-count battery systems of up to 12 series cells are easily constructed without complicated high-voltage cell measurement restrictions.

The bq76PL102 works with the bq78PL114 master-gateway battery controller.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPump, PowerLAN are trademarks of Texas Instruments.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



Figure 1. bq76PL102 Simplified Internal Block Diagram





Figure 2. Example Multicell PowerLAN System Implementation

#### **AVAILABLE OPTIONS**

The bq76PL102 is currently available in a 3-mm square QFN-16 package, bq76PL102RGT, with a rated operational temperature range of -40°C to 85°C. (See Figure 5 for specific package information, dimensions, and tolerances.)

- Order bq76PL102RGTT for 250 quantity, tape and reel
- Order bq76PL102RGTR for 3000 quantity, tape and reel





Figure 3. bq76PL102 Pinout (Top View)

#### **CAUTION:**

This device is subject to damage from Electrostatic Discharge (ESD). The device should be stored and handled using appropriate ESD precautions to prevent damage to the internal circuitry.

#### **PIN FUNCTIONS**

| PIN    |     | I/O <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup>                                                   |  |  |  |  |  |
|--------|-----|--------------------|------------------------------------------------------------------------------|--|--|--|--|--|
| NAME   | NO. | 1/0 (1)            | DESCRIPTION **                                                               |  |  |  |  |  |
| PUMP1N | 6   | 0                  | Charge-balance gate drive for cell 1 north                                   |  |  |  |  |  |
| PUMP1S | 5   | 0                  | Charge-balance gate drive for cell 1 south                                   |  |  |  |  |  |
| PUMP2N | 8   | 0                  | Charge-balance gate drive cell 2 north                                       |  |  |  |  |  |
| PUMP2S | 7   | 0                  | Charge-balance gate drive cell 2 south                                       |  |  |  |  |  |
| SDI    | 4   | I                  | PowerLAN serial data input from lower south, downstream part                 |  |  |  |  |  |
| SDO    | 9   | 0                  | PowerLAN serial data output to north, upstream part                          |  |  |  |  |  |
| XT1    | 14  | IA                 | External temperature sensor 1 input (calibrated 50 μA)                       |  |  |  |  |  |
| XT2    | 13  | IA                 | External temperature sensor 2 input (calibrated 50 μA)                       |  |  |  |  |  |
| TCK    | 10  | NC                 | Do not connect                                                               |  |  |  |  |  |
| TDI    | 3   | NC                 | Do not connect                                                               |  |  |  |  |  |
| TMD    | 11  | NC                 | Do not connect                                                               |  |  |  |  |  |
| V1     | 15  | IA                 | Midpoint cell connection (cell 1 positive and cell 2 negative)               |  |  |  |  |  |
| V2     | 12  | P, IA              | Connect to most-positive cell voltage (cell 2 positive) (3)                  |  |  |  |  |  |
| VLDO   | 2   | Р                  | Low-dropout regulator output – connect to VPP (bypass with 4.7 μF capacitor) |  |  |  |  |  |
| VPP    | 16  | Р                  | Connect to VLDO                                                              |  |  |  |  |  |
| VSS    | 1   | Р                  | Connect to most-negative cell voltage (cell 1 negative)                      |  |  |  |  |  |
|        | _   | Р                  | Thermal pad – connect to VSS                                                 |  |  |  |  |  |

<sup>(1)</sup> I - input, IA - analog input, O - output, P - power, NC - no connect

<sup>(2)</sup> Cell numbering convention is from more-negative (cell 1) to more-positive (cell 2) and is locally referenced.

<sup>(3)</sup> When there is an odd number of series cells in a battery pack, connect pin V2 of the topmost bq76PL102 to pin V1 of the same bq76PL102.



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                                         |                                                                     | VALUE                               | UNIT |
|-----------------------------------------|---------------------------------------------------------------------|-------------------------------------|------|
| T <sub>A</sub>                          | Operating free-air temperature (ambient)                            | -40 to 85                           | °C   |
| T <sub>stg</sub>                        | Storage temperature                                                 | -65 to 150                          | °C   |
| Voltage on SDO                          | Note: not VSS-referenced                                            | $(V1 - 0.5)$ to $(V2 + 0.5)^{(2)}$  | V    |
| Voltage on SDI                          | Limited by lower cell voltage                                       | $(VSS - 0.5)$ to $(V1 + 0.5)^{(2)}$ | V    |
| Voltage on V1 (V1 – VSS) <sup>(2)</sup> | Maximum cell voltage                                                | -0.5 to 5                           | V    |
| Voltage on V2 (V2 – V1) (2)             | Maximum cell voltage (not VSS-referenced)                           | -0.5 to 5                           | ٧    |
| Voltage on XT1 or XT2                   | With respect to VSS                                                 | (VSS – 0.5) to (V1 + 0.5)           | V    |
| ESD tolerance                           | JEDEC, JESD22-A114 human-body model, R = 1500 $\Omega$ , C = 100 pF | 2                                   | kV   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is note implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $T_A = -40$ °C to 85°C (unless otherwise noted)

|                                       | PARAMETER                                       | TEST CONDITIONS                    | MIN  | TYP                | MAX | UNIT  |
|---------------------------------------|-------------------------------------------------|------------------------------------|------|--------------------|-----|-------|
| DC CHAR                               | ACTERISTICS                                     |                                    |      |                    |     |       |
| V <sub>2)</sub> CELL <sup>(1)</sup> ( | O-Breaks we have t                              | Two-cell configuration             | 2.5  | 3.6                | 4.5 | V     |
| 2)                                    | Cell voltage input                              | One-cell configuration (2)         | 2.8  | 3.6                | 4.5 | V     |
| I <sub>DD</sub>                       | Operating current (cell 2)                      | Measuring, reporting, or balancing |      | 250                | 350 | μΑ    |
| I <sub>STBY</sub>                     | Standby-mode current (cell 2)                   | Idle                               |      | 32                 | 50  | μΑ    |
| I <sub>SHIP</sub>                     | Ship-mode current (cell 2)                      |                                    |      | 10                 | 30  | μΑ    |
| I <sub>UVM</sub> <sup>(3)</sup>       | Cell extreme undervoltage-mode current (cell 2) | V1 < 2.8 V                         |      | 0.5                | 1   | μА    |
| V <sub>Startup</sub>                  | Minimum startup voltage, V1 and V2              |                                    | 2.9  |                    |     | V     |
| CELL VO                               | LTAGE MEASUREMENT CHARACTERIST                  | rics                               |      |                    |     |       |
|                                       | V1 measurement range                            |                                    | 2.75 |                    | 4.5 | V     |
|                                       | V2 measurement range                            |                                    | 2.75 |                    | 4.5 | V     |
|                                       | Analog resolution                               |                                    |      | <1                 |     | mV    |
|                                       | A (-ft lib ti )                                 | 25°C                               |      | ±3                 | ±7  | \/    |
|                                       | Accuracy (after calibration)                    | 0°C to 85°C                        |      | ±10 <sup>(4)</sup> |     | mV    |
|                                       | Measurement temperature coefficient             |                                    |      | +150               |     | μV/°C |
|                                       | Conversion time <sup>(5)</sup>                  |                                    |      |                    | 80  | ms    |
| INTERNA                               | L TEMPERATURE MEASUREMENT CHAI                  | RACTERISTICS                       |      |                    |     |       |
|                                       | Measurement range                               |                                    | -30  |                    | 85  | °C    |
|                                       | Resolution                                      |                                    |      | 0.1                |     | °C    |
|                                       | Accuracy (after calibration) (4)                | 0°C to 85°C                        |      |                    | ±2  | °C    |
|                                       | Temperature coefficient                         |                                    |      | +1.28              |     | mV/°C |

<sup>(1)</sup> For single-cell operation, V1 must be connected to V2.

<sup>(2)</sup> Cell numbering convention is from most negative (Cell 1) to most positive (Cell 2) and is locally referenced.

<sup>(2)</sup> During operation after power up

<sup>(3)</sup> Condition forced by bq78PL114

<sup>(4)</sup> With respect to voltage shift induced by temperature coefficient at 85C.

<sup>5)</sup> Does not include delay due to internode timing delays.



#### **ELECTRICAL CHARACTERISTICS (continued)**

 $T_A = -40$ °C to 85°C (unless otherwise noted)

|                     | PARAMETER                                   | TEST CONDITIONS                   | MIN                  | TYP   | MAX                  | UNIT |
|---------------------|---------------------------------------------|-----------------------------------|----------------------|-------|----------------------|------|
| EXTER               | NAL TEMPERATURE SENSOR(S) TYPICAL           | CHARACTERISTICS(6)                |                      |       |                      |      |
|                     | Measurement range <sup>(7)</sup>            |                                   | -40                  |       | 90                   | °C   |
|                     | Resolution                                  |                                   |                      | 0.2   |                      | °C   |
|                     | (8)                                         | 25°C                              |                      |       | ±2                   | °C   |
|                     | Accuracy <sup>(8)</sup>                     | 0°C to 85°C                       |                      |       | ±2                   | °C   |
| PowerF              | Pump ELECTRICAL CHARACTERISTICS (FO         | DR bq76PL102) <sup>(9)</sup>      |                      |       |                      |      |
| $V_{OH}$            | High drive, PUMP1S, PUMP2S                  | I <sub>OUT</sub> = 10 μA          | 0.9 V1               |       |                      | V    |
| V <sub>OL</sub>     | Low drive, PUMP1S, PUMP2S                   | I <sub>OUT</sub> = -200 μA        |                      |       | 0.1 V1               | V    |
| V <sub>OH</sub>     | High drive, PUMP1N, PUMP2N                  | I <sub>OUT</sub> = 200 μA         | 0.9 V1               |       |                      | V    |
| V <sub>OL</sub>     | Low drive, PUMP1N, PUMP2N                   | $I_{OUT} = -10 \mu A$             |                      |       | 0.1 V1               | V    |
| I <sub>OH</sub>     | Source current, PUMP1S, PUMP2S              | V <sub>OH</sub> = V1 – 0.8 V      | 250                  |       |                      | μΑ   |
| I <sub>OL</sub>     | Sink current, PUMP1N, PUMP2N                | V <sub>OH</sub> = V1 + 0.2 V      | -250                 |       |                      | μΑ   |
| t <sub>r</sub>      | Signal rise time                            | C <sub>Load</sub> = 300 pF        |                      |       | 100                  | ns   |
| t <sub>f</sub>      | Signal FET fall time                        | C <sub>Load</sub> = 300 pF        |                      |       | 100                  | ns   |
| f <sub>P</sub>      | Frequency                                   |                                   |                      | 204.8 |                      | kHz  |
|                     | DIA/A4 data a code (10)                     | PUMP1S, PUMP2S                    |                      | 67%   |                      |      |
|                     | PWM duty cycle <sup>(10)</sup>              | PUMP1N, PUMP2N                    |                      | 33%   |                      |      |
| LDO VO              | DLTAGE CHARACTERISTICS <sup>(11)</sup>      |                                   |                      |       |                      |      |
| $V_{LDO}$           | Single-cell operation, referenced to VSS    | Load = 200 μA at 25°C, V1 = 2.8 V | 2.425                | 2.5   | 2.575                | V    |
| $V_{LDO}$           | Dual-cell operation, V1 = V2 = cell voltage | Load = 2 mA at 25°C               | 2.425                | 2.5   | 2.575                | V    |
| V <sub>LAN</sub> SI | GNALS <sup>(12)(13)(14)</sup>               |                                   |                      |       |                      |      |
| 0                   | l and anneitance                            | SDI, C coupling = 1000 pf         |                      |       | 100                  |      |
| $C_L$               | Load capacitance                            | SDO                               |                      |       | 100                  | pF   |
| V <sub>IH</sub>     | Input logic high                            | SDI                               | 0.8 V <sub>LDO</sub> |       |                      | V    |
| V <sub>OH</sub>     | Output logic high                           | SDO                               | 0.9 V <sub>LDO</sub> |       |                      | V    |
| V <sub>IL</sub>     | Input logic low                             | SDI                               |                      |       | 0.2 V <sub>LDO</sub> | V    |
| V <sub>OL</sub>     | Output logic low                            | SDO                               |                      |       | 0.1 V <sub>LDO</sub> | V    |
| t <sub>r</sub>      | Input rise time                             | SDI                               |                      |       | 500                  | ns   |
| t <sub>f</sub>      | Input fall time                             | SDI                               |                      |       | 500                  | ns   |
| t <sub>or</sub>     | Output rise time                            | SDO                               |                      | 30    | 50                   | ns   |
| t <sub>of</sub>     | Output fall time                            | SDO                               |                      | 30    | 50                   | ns   |

- (6) Typical for dual-diode (MMBD4148 or equivalent) external sensor using recommended circuit
- (7) Range of diode sensors may exceed operation limits of IC and battery cells.
- (8) Typical behavior after calibration; final result depends on specific component characteristics
- (9) All parameters tested at typical cell voltages = 3.6 V.
- (10) The frequency and duty cycle of each pump gate drive signal is set by the bq78PL114. The PUMPxN signals have a positive duty cycle and switch on the N-Channel MOSFETs. The duty cycle of the PUMPxS signals is (100 the duty cycle of the PUMPxN signals).
- (11) After calibration
- (12) Values specified by design
- (13) The SDI and SDO pins on the bq76PL102 are ac-coupled from the cell circuits downstream and upstream, respectively. The limits specified here are the voltage transitions which must occur within the SDI and SDO rise- and fall-time specifications.
- (14) The value specified is over the full input voltage range and the maximum load capacitance.



#### **FEATURE SET**

The bq76PL102 dual-cell li-ion battery monitor with PowerPump balancing implements battery voltage measurement, temperature measurement, and balancing for one or two Li-Ion cells in series, and any number in parallel (limited by other design considerations).

#### Functions include:

- Two external temperature sensors are supported
- Simultaneous, synchronous measurement of all cell voltages in a series string
- Asynchronous reporting of most-recent measurements for each cell
- Fully independent measurements on a cell-by-cell basis
- PowerPump cell balancing using charge transfer from cell to cell
- PowerLAN isolated communications to other bq76PL102 devices or bq78PL114 master-gateway battery-management controller
- Low-power operation



#### **OPERATION**

#### **Cell-Voltage Measurement**

Voltage measurements are made using one-per-cell precision delta-sigma analog-to-digital converters (ADC). An internal calibrated band-gap voltage reference is provided with each part. Measurements are performed when commanded by the bq78PL114 master-gateway battery-management controller via the one-wire PowerLAN serial communications bus. This allows all cells to be measured at exactly the same time under the same load conditions.

#### **Cell-Temperature Measurement**

Temperature measurements can be obtained using one internal and up to two external sensors. Each external sensor consists of one (or two for increased accuracy) series-connected diodes and a capacitor for filtering. The use of dual diodes in a single SMT package is recommended (MMBD4148SE or equivalent). The diode can be located up to 6 inches (15 cm) from the circuit board. The RF filter capacitor should be co-located very close to the diode to minimize unwanted noise coupling.

The temperature measurement subsystem uses the same dual ADCs that are used for measuring voltages. Temperature measurements are fully independent of voltage readings, and are ordinarily interleaved at a fractional rate of the voltage readings by commands from the bq78PL114 master-gateway battery-management controller.

#### **Cell Balancing**

Balancing is provided among any number of supported cells. The bq76PL102 and PowerLAN family of master-gateway battery controllers is optimized for designs using more than four cells in series.

The patented PowerPump reactive cell balancing dramatically increases the useful life of battery systems by eliminating the cycle life fade of multicell batteries due to cell imbalance. PowerPump efficiently transfers charge from cell to cell, rather than simply bleeding off charging energy as heat. Charge is moved from higher-capacity cells to lower-capacity ones, and can be moved as needed between any number of series cell elements. Balancing is performed during all battery operational modes – charge, discharge, and rest. Compared to resistive bleed balancing, virtually no energy is lost as heat. The actual balance current is externally scalable with component selection and can range from 10 mA to 1 A (100 mA typical) depending on application or cell requirements. (See the reference schematic, Figure 7.)

Algorithms for cell balancing are centrally coordinated by the bq78PL114 PowerLAN master-gateway battery-management controller and directed across the array of bq76PL102 dual-cell Li-Ion battery monitors. Balancing is done in both directions by the bq76PL102s within the cell stack array: *north* or up the cell stack and *south* or down the cell stack. Each bq76PL102 node provides the circuitry to transfer (pump) the charge from cell to cell to provide balancing. The balancing algorithm is implemented in the bq78PL114 master-gateway battery controller, and commands are communicated to the bq76PL102s via the PowerLAN communications link. By tracking the balancing required by individual cells, overall battery safety is enhanced – often allowing early detection of internal micro-shorts or other cell failures.

Cell balancing *pumping*, or charge transfer from one cell to another, is accomplished using a circuit that forms a simple flyback converter under control of the bq76PL102, which is in turn controlled by the master gateway. The outputs of PUMP*nd* (*cell number, direction*) control MOSFET transistors which charge an inductor from one cell and then discharge the inductor into an adjacent cell through the intrinsic body diode of the other MOSFET.

- **PUMP1S**: Pumps charge from cell 1 to the next lower cell (closer to battery negative). This signal is unused by the first or lowest cell in the string.
- PUMP1N: Pumps charge from cell 1 to cell 2.
- PUMP2S: Pumps charge from cell 2 to cell 1
- PUMP2N: Pumps charge from cell 2 to the next higher cell in a pack (closer to battery positive). This signal is
  unused by the highest cell in the string.

Submit Documentation Feedback



#### **PowerLAN Communications**

PowerLAN communications technology is a patented serial network and protocol designed specifically for battery management in a multicell environment. PowerLAN is used to initiate and report measurements of cell voltage and temperature, as well as control cell balancing. Using only a capacitor, PowerLAN isolates voltages from adjacent bq76PL102 parts to permit high-voltage stack assemblies without compromising precision and accuracy. PowerLAN is expandable to support up to 12 cells in series, with each bq76PL102 handling two series cells. PowerLAN provides high ESD standoff and high immunity to noise generated by nearby digital circuitry or switching currents. Each bq76PL102 has both a PowerLAN serial input and serial output pin. Received data is buffered and retransmitted, permitting high numbers of nodes without loss of signal fidelity. Signals are capacitor-coupled between nodes to provide high dc isolation.

#### **Operation Modes**

The bq76PL102 normally operates in one of two modes: active or standby. The bq76PL102 is normally in standby mode and consumes typically less than 50  $\mu$ A. The low-dropout regulator output is still functional in this mode, as are internal system protection functions (undervoltage, communications timeout, etc.)

When a PowerLAN communications event occurs, then the bq76PL102 transitions to active mode and current drain increases to 250  $\mu$ A typically. The bq76PL102 stays in this mode to complete any measurements or cell-balancing pumping operations. Once activity in this mode ceases, the return to standby is automatic, thus reducing overall power consumption.

An undervoltage ultralow-current mode is also available when initiated by the bq78PL114 master-gateway battery controller and when the cell voltages drop below a preset threshold. This mode is used to preserve battery capacity during long periods of non-use and therefore has a current drain of approximately 1  $\mu$ A.

Note that cell balancing currents are external to the bq76PL102 and may be sized according to the needs of the application (typically 10 mA to 1 A). These currents are fixed by the cell-balancing circuitry and only enabled or disabled by the bq76PL102 (under control of the bq78PL114) to achieve the necessary cell-balance operations.

#### **COMPLEMENTARY PRODUCTS**

#### **PowerLAN Master Gateway Battery Controller**

The bq78PL114 master-gateway battery-management controller with PowerPump cell balancing from Texas Instruments is the central controller for a complete multicell battery system.

This advanced master-gateway battery controller works with up to 12 series cells monitored by bq76PL102 cell monitors to provide battery voltage, temperature, current and safety monitoring; state-of-charge and state-of-health information; system-wide internal PowerLAN communications; as well as external communications of battery parameters via the industry-standard SMBus interface.

Copyright © 2008–2009, Texas Instruments Incorporated

Submit Documentation Feedback

# TEXAS INSTRUMENTS

#### **PowerLAN Six-Cell Battery Monitor**



Figure 4. bq78PL114 Simplified 6-Cell Gateway Controller Circuit With bq76PL102





Figure 5. bq76PL102 Simplified Example Operating-Circuit Diagram



Figure 6. Higher-Balancing-Current bq76PL102 Operating-Circuit Diagram





Figure 7. Reference Schematic (Sheet 1 of 2)





Figure 8. Reference Schematic (Sheet 2 of 2)



#### PACKAGE OPTION ADDENDUM

11-Aug-2017

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| BQ76PL102RGTR    | NRND   | VQFN         | RGT     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | OAG            |         |
| BQ76PL102RGTT    | NRND   | VQFN         | RGT     | 16   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | OAG            |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





11-Aug-2017

### PACKAGE MATERIALS INFORMATION

www.ti.com 11-Aug-2017

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ76PL102RGTR | VQFN            | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ76PL102RGTT | VQFN            | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 11-Aug-2017



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ76PL102RGTR | VQFN         | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ76PL102RGTT | VQFN         | RGT             | 16   | 250  | 210.0       | 185.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# RGT (S-PVQFN-N16)

#### PLASTIC QUAD FLATPACK NO-LEAD



NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- This drawing is subject to change without notice.
- Quad Flatpack, No-leads (QFN) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RGT (S-PVQFN-N16)

#### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206349-7/Z 08/15

NOTE: All linear dimensions are in millimeters



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.