

Sample &

Buy



#### CDCLVP2104

SCAS889B-OCTOBER 2009-REVISED JANUARY 2016

# CDCLVP2104 Eight-LVPECL Output, High-Performance Clock Buffer

Technical

Documents

### 1 Features

- Dual 1:4 Differential Buffer
- Two Clock Inputs
- Universal Inputs Can Accept LVPECL, LVDS, LVCMOS/LVTTL
- Eight LVPECL Outputs
- Maximum Clock Frequency: 2 GHz
- Maximum Core Current Consumption: 78 mA
- Very Low Additive Jitter: <100 fs, RMS in 10-kHz to 20-MHz Offset Range
- 2.375-V to 3.6-V Device Power Supply
- Maximum Propagation Delay: 450 ps
- Maximum 15 ps Within Bank Output Skew
- LVPECL Reference Voltage, V<sub>AC\_REF</sub>, Available for Capacitive-Coupled Inputs
- Industrial Temperature Range: –40°C to +85°C
- Supports 105°C PCB Temperature (Measured with a Thermal Pad)
- Available in 5-mm × 5-mm, 28-Pin VQFN (RHD) Package
- ESD Protection Exceeds 2000 V (HBM)

# 2 Applications

- Wireless Communications
- Telecommunications/Networking
- Medical Imaging
- Test and Measurement Equipment

# 3 Description

Tools &

Software

The CDCLVP2104 is a highly versatile, low additive jitter buffer that can generate eight copies of LVPECL clock outputs from two LVPECL, LVDS, or LVCMOS inputs for a variety of communication applications. It has a maximum clock frequency up to 2 GHz. Each buffer block consists of one input that feeds two LVPECL outputs. The overall additive iitter performance is less than 0.1 ps, RMS from 10 kHz to 20 MHz, and overall output skew is as low as 15 ps, making the device a perfect choice for use in demanding applications.

Support &

Community

20

The CDCLVP2104 clock buffer distributes two clock inputs (IN0, IN1) to eight pairs of differential LVPECL clock outputs (OUT0, OUT7) with minimum skew for clock distribution. Each buffer block consists of one input that feeds two LVPECL clock outputs. The inputs can be LVPECL, LVDS, or LVCMOS/LVTTL.

The CDCLVP2104 is specifically designed for driving  $50-\Omega$  transmission lines. When driving the inputs in single-ended mode, the LVPECL bias voltage (V<sub>AC\_REF</sub>) must be applied to the unused negative input pin. However, for high-speed performance up to 2 GHz, differential mode is strongly recommended.

The CDCLVP2104 is characterized for operation from  $-40^{\circ}$ C to  $+85^{\circ}$ C and is available in a 5-mm × 5-mm, QFN-28 package.

#### **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| CDCLVP2104  | VQFN (28) | 5.00 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



### Simplified Schematic

# **Table of Contents**

| 1 | Feat | ures 1                                                                            |
|---|------|-----------------------------------------------------------------------------------|
| 2 | Арр  | lications 1                                                                       |
| 3 | Des  | cription 1                                                                        |
| 4 | Rev  | ision History 2                                                                   |
| 5 | Pin  | Configuration and Functions 4                                                     |
| 6 | Spe  | cifications5                                                                      |
|   | 6.1  | Absolute Maximum Ratings 5                                                        |
|   | 6.2  | ESD Ratings 5                                                                     |
|   | 6.3  | Recommended Operating Conditions 5                                                |
|   | 6.4  | Thermal Information 6                                                             |
|   | 6.5  | Electrical Characteristics: LVCMOS Input, at V_{CC} = 2.375 V to 3.6 V $\ldots$ 6 |
|   | 6.6  | Electrical Characteristics: Differential Input, at V_{CC} = 2.375 V to 3.6 V      |
|   | 6.7  | Electrical Characteristics: LVPECL Output, at V_{CC} = 2.375 V to 2.625 V         |
|   | 6.8  | Electrical Characteristics: LVPECL Output, at V_{CC} = 3 V to 3.6 V               |
|   | 6.9  | Timing Requirements, at V_{CC} = 2.375 V to 2.625 V . 7                           |
|   | 6.10 | ······································                                            |
|   | 6.11 | Typical Characteristics 11                                                        |
| 7 | Para | meter Measurement Information 11                                                  |
|   | 7.1  | Test Configurations 11                                                            |

| 8  | Deta | ailed Description                 | 14 |
|----|------|-----------------------------------|----|
|    | 8.1  | Overview                          | 14 |
|    | 8.2  | Functional Block Diagram          | 14 |
|    | 8.3  | Feature Description               | 14 |
|    | 8.4  | Device Functional Modes           | 14 |
| 9  | Арр  | lication and Implementation       | 19 |
|    | 9.1  | Application Information           | 19 |
|    | 9.2  | Typical Application               | 19 |
| 10 | Pow  | ver Supply Recommendations        | 21 |
|    | 10.1 | Power-Supply Filtering            | 21 |
| 11 | Lay  | out                               | 22 |
|    | 11.1 | Layout Guidelines                 | 22 |
|    | 11.2 | Layout Example                    | 22 |
|    | 11.3 | Thermal Considerations            | 22 |
| 12 | Dev  | ice and Documentation Support     | 23 |
|    | 12.1 | Documentation Support             | 23 |
|    | 12.2 | Community Resources               | 23 |
|    | 12.3 | Trademarks                        | 23 |
|    | 12.4 | Electrostatic Discharge Caution   | 23 |
|    | 12.5 | Glossary                          | 23 |
| 13 | Mec  | hanical, Packaging, and Orderable |    |
|    | Info | rmation                           | 23 |

# **4** Revision History

2

Submit Documentation Feedback

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (August 2011) to Revision B

| • | Added ESD Ratings table, Thermal Information table, Feature Description section, Device Functional Modes                                                     |   |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|   | section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device                                                |   |
|   | and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.                                                             |   |
| • | Added support for 105°C thermal pad temperature                                                                                                              | 1 |
| • | Deleted Device Comparison table; information in POA                                                                                                          | 1 |
| • | Changed order of Pin Functions to alphabetical by pin name                                                                                                   | 4 |
| • | Added PCB temperature to Recommended Operating Conditions                                                                                                    | 5 |
| • | Added V <sub>OH</sub> specification for T <sub>PCB</sub> ≤ 105°C in <i>Electrical Characteristics: LVPECL Output, at V<sub>CC</sub></i> = 2.375 V to 2.625 V | 7 |
| • | Added $V_{OL}$ specification for $T_{PCB} \le 105^{\circ}$ C in <i>Electrical Characteristics: LVPECL Output, at V<sub>CC</sub></i> = 2.375 V to 2.625 V     | 7 |
| • | Added $I_{EE}$ specification for $T_{PCB} \le 105^{\circ}C$ in <i>Electrical Characteristics: LVPECL Output, at</i> $V_{CC} = 2.375$ V to 2.625 V            | 7 |
| • | Added $I_{CC}$ specification for $T_{PCB} \le 105^{\circ}C$ in <i>Electrical Characteristics: LVPECL Output, at V<sub>CC</sub> = 2.375 V to 2.625 V</i>      | 7 |
| • | Added $V_{OH}$ specification for $T_{PCB} \le 105^{\circ}$ C in <i>Electrical Characteristics: LVPECL Output, at V<sub>CC</sub></i> = 3 V to 3.6 V           | 7 |
| • | Added $V_{OL}$ specification for $T_{PCB} \le 105^{\circ}$ C in <i>Electrical Characteristics: LVPECL Output, at V<sub>CC</sub></i> = 3 V to 3.6 V           | 7 |
| • | Added $I_{EE}$ specification for $T_{PCB} \le 105^{\circ}C$ in <i>Electrical Characteristics: LVPECL Output, at</i> $V_{CC} = 3$ V to 3.6 V                  | 7 |
| • | Added $I_{CC}$ specification for $T_{PCB} \le 105^{\circ}C$ in <i>Electrical Characteristics: LVPECL Output, at V<sub>CC</sub> = 3 V to 3.6 V</i>            | 7 |
| • | Added $t_{RJIT}$ for f <sub>OUT</sub> = 100 MHz, Input AC -coupled, $V_{ICM} = V_{AC_REF}$ , 12 kHz to 20 MHz                                                | 9 |
| • | Added $t_{RJIT}$ for $f_{OUT}$ = 122.88 MHz, Input AC -coupled, $V_{ICM}$ = $V_{AC\_REF}$ , 12 kHz to 20 MHz                                                 | 9 |
| • | Added $t_{RJIT}$ for $f_{OUT}$ = 156.25 MHz, Input AC -coupled, $V_{ICM}$ = $V_{AC\_REF}$ , 12 kHz to 20 MHz                                                 | 9 |
| • | Added $t_{RJIT}$ for $f_{OUT}$ = 312.5 MHz, Input AC -coupled, $V_{ICM}$ = $V_{AC\_REF}$ , 12 kHz to 20 MHz                                                  | 9 |
| • | Added Footnote "100 MHz Wenzel oscillator, Input slew rate = 0.9 V/ns (single-ended)."                                                                       | 9 |



www.ti.com

Page



|   | - · · · · · · · · · · · · · · · · · · ·          |    |
|---|--------------------------------------------------|----|
| • | Changed recommended resistor values in Figure 16 | 17 |



# 5 Pin Configuration and Functions



(1) Thermal pad must be soldered to ground.

#### **Pin Functions**

| PIN                  |           | ТҮРЕ   | DECODIDION                                                                                                                                                                                                                             |  |
|----------------------|-----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                 | NO.       | ITPE   | DESCRIPTION                                                                                                                                                                                                                            |  |
| GND                  | 1, 14     | Ground | Device grounds                                                                                                                                                                                                                         |  |
| INP0, INN0           | 9, 10     | Input  | Differential input pair or single-ended input no. 0                                                                                                                                                                                    |  |
| INP1, INN1           | 5, 6      | Input  | Differential input pair or single-ended input no. 1                                                                                                                                                                                    |  |
| OUTP0 OUTN0          | 12, 13    | Output | Differential LVPECL output pair no. 0                                                                                                                                                                                                  |  |
| OUTP1, OUTN1         | 16, 17    | Output | Differential LVPECL output pair no. 1                                                                                                                                                                                                  |  |
| OUTP2, OUTN2         | 18, 19    | Output | Differential LVPECL output pair no. 2                                                                                                                                                                                                  |  |
| OUTP3, OUTN3         | 20, 21    | Output | Differential LVPECL output pair no. 3                                                                                                                                                                                                  |  |
| OUTP4, OUTN4         | 22, 23    | Output | Differential LVPECL output pair no. 4                                                                                                                                                                                                  |  |
| OUTP5, OUTN5         | 24, 25    | Output | Differential LVPECL output pair no. 5                                                                                                                                                                                                  |  |
| OUTP6, OUTN6         | 26, 27    | Output | Differential LVPECL output pair no. 6                                                                                                                                                                                                  |  |
| OUTP7, OUTN7         | 2, 3      | Output | Differential LVPECL output pair no. 7                                                                                                                                                                                                  |  |
| V <sub>AC_REF0</sub> | 11        | Output | Bias voltage output for capacitive coupled input pair no. 0. Do not use $V_{AC\_REF}$ at $V_{CC} < 3$ V. If used, TI recommends using a 0.1-µF capacitor to GND on this pin. The output current is limited to 2 mA.                    |  |
| V <sub>AC_REF1</sub> | 7         | Output | Bias voltage output for capacitive coupled input pair no. 1. Do not use V <sub>AC_REF</sub> at V <sub>CC</sub> < 3 V. If used, TI recommends using a 0.1- $\mu$ F capacitor to GND on this pin. The output current is limited to 2 mA. |  |
| V <sub>CC</sub>      | 8, 15, 28 | Power  | 2.5- or 3.3-V supplies for the device                                                                                                                                                                                                  |  |
| NC                   | 4         | —      | Do not connect                                                                                                                                                                                                                         |  |



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                             | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage <sup>(2)</sup>               | -0.5 | 4.6                   | V    |
| V <sub>IN</sub>  | Input voltage <sup>(3)</sup>                | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| V <sub>OUT</sub> | Output voltage <sup>(3)</sup>               | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IN</sub>  | Input current                               |      | 20                    | mA   |
| I <sub>OUT</sub> | Output current                              |      | 50                    | mA   |
| T <sub>A</sub>   | Specified free-air temperature (no airflow) | -40  | 85                    | °C   |
| TJ               | Maximum junction temperature                |      | 125                   | °C   |
| T <sub>stg</sub> | Storage temperature                         | -65  | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All supply voltages must be supplied simultaneously.

(3) The input and output negative voltage ratings may be exceeded if the input clamp-current and output clamp-current ratings are observed.

### 6.2 ESD Ratings

|                    |                         |                                                                              | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>            | 2000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22- $\rm C101^{(2)}$ | 1500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted).

|                  |                                           | MIN   | NOM     | MAX  | UNIT |
|------------------|-------------------------------------------|-------|---------|------|------|
| V <sub>CC</sub>  | Supply voltage                            | 2.375 | 2.5/3.3 | 3.60 | V    |
| T <sub>A</sub>   | Ambient temperature                       | -40   |         | +85  | °C   |
| T <sub>PCB</sub> | PCB temperature (measured at thermal pad) |       |         | 105  | °C   |

#### CDCLVP2104

SCAS889B-OCTOBER 2009-REVISED JANUARY 2016

#### www.ti.com

RUMENTS

### 6.4 Thermal Information

|                        |                                              |       | CDCLVP2104 |      |
|------------------------|----------------------------------------------|-------|------------|------|
|                        | THERMAL METRIC <sup>(1)(2)</sup>             | 2)(3) | RHD (VQFN) | UNIT |
|                        |                                              |       | 24 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 0 LFM | 35.6       | °C/W |
| R <sub>0JC(top)</sub>  | Junction-to-case (top) thermal resistance    |       | 30         | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         |       | 12         | °C/W |
| ΨJT                    | Junction-to-top characterization parameter   |       | 0.5        | °C/W |
| Ψ <sub>JB</sub>        | Junction-to-board characterization parameter |       | 11.4       | °C/W |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance |       | 6.12       | °C/W |
| $\theta_{JP}$ $^{(4)}$ | Junction-to-pad thermal resistance           |       | 6.12       | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953).

(2) The package thermal resistance is calculated in accordance with JESD 51 and JEDEC 2S2P (high-K board).

(3) Connected to GND with 16 thermal vias (0.3-mm diameter).

(4) R<sub>0JP</sub> (junction-to-pad) is used for the VQFN package, because the primary heat flow is from the junction to the GND pad of the VQFN package.

# 6.5 Electrical Characteristics: LVCMOS Input, at $V_{cc}$ = 2.375 V to 3.6 V

at  $T_A = -40^{\circ}$ C to +85°C and  $T_{PCB} \le 105^{\circ}$ C (unless otherwise noted)<sup>(1)</sup>

|                       | PARAMETER               | TEST CONDITIONS                                              | MIN                   | TYP MAX        | UNIT  |
|-----------------------|-------------------------|--------------------------------------------------------------|-----------------------|----------------|-------|
| f <sub>IN</sub>       | Input frequency         |                                                              |                       | 20             | ) MHz |
| V <sub>th</sub>       | Input threshold voltage | External threshold voltage applied to<br>complementary input | 1.1                   | 1.             | 3 V   |
| V <sub>IH</sub>       | Input high voltage      |                                                              | V <sub>th</sub> + 0.1 | V <sub>C</sub> | c V   |
| VIL                   | Input low voltage       |                                                              | 0                     | $V_{th} - 0.$  | I V   |
| I <sub>IH</sub>       | Input high current      | $V_{CC} = 3.6 \text{ V}, \text{ V}_{IH} = 3.6 \text{ V}$     |                       | 4              | ) µA  |
| IIL                   | Input low current       | $V_{CC} = 3.6 \text{ V}, \text{ V}_{IL} = 0 \text{ V}$       |                       | -4             | ) μΑ  |
| $\Delta V / \Delta T$ | Input edge rate         | 20% to 80%                                                   | 1.5                   |                | V/ns  |
| I <sub>CAP</sub>      | Input capacitance       |                                                              |                       | 5              | pF    |

(1) Figure 5 and Figure 6 show DC test setup.

# 6.6 Electrical Characteristics: Differential Input, at $V_{cc}$ = 2.375 V to 3.6 V

at  $T_A = -40^{\circ}$ C to +85°C and  $T_{PCB} \le 105^{\circ}$ C (unless otherwise noted)<sup>(1)</sup>

|                           | PARAMETER                            | TEST CONDITIONS                                          | MIN | TYP MAX               | UNIT |
|---------------------------|--------------------------------------|----------------------------------------------------------|-----|-----------------------|------|
| f <sub>IN</sub>           | Input frequency                      | Clock input                                              |     | 2000                  | MHz  |
| M                         |                                      | f <sub>IN</sub> ≤ 1.5 GHz                                | 0.1 | 1.5                   | V    |
| V <sub>IN, DIFF, PP</sub> | Differential input peak-peak voltage | 1.5 GHz ≤ f <sub>IN</sub> ≤ 2 GHz                        | 0.2 | 1.5                   | V    |
| VICM                      | Input common-mode level              |                                                          | 1   | V <sub>CC</sub> – 0.3 | V    |
| I <sub>IH</sub>           | Input high current                   | $V_{CC} = 3.6 \text{ V}, \text{ V}_{IH} = 3.6 \text{ V}$ |     | 40                    | μA   |
| I <sub>IL</sub>           | Input low current                    | $V_{CC} = 3.6 \text{ V}, \text{ V}_{IL} = 0 \text{ V}$   |     | -40                   | μA   |
| ΔV/ΔΤ                     | Input edge rate                      | 20% to 80%                                               | 1.5 |                       | V/ns |
| ICAP                      | Input capacitance                    |                                                          |     | 5                     | pF   |

(1) Figure 7 and Figure 8 show DC test setup. Figure 9 shows AC test setup.

# 6.7 Electrical Characteristics: LVPECL Output, at $V_{cc}$ = 2.375 V to 2.625 V

at  $T_A = -40^{\circ}$ C to +85°C and  $T_{PCB} \le 105^{\circ}$ C (unless otherwise noted)<sup>(1)</sup>

|                            | PARAMETER                             | TEST CONDITIONS                                                                     | MIN                    | TYP MAX                | UNIT |
|----------------------------|---------------------------------------|-------------------------------------------------------------------------------------|------------------------|------------------------|------|
|                            |                                       | T <sub>A</sub> ≤ 85°C                                                               | V <sub>CC</sub> – 1.26 | V <sub>CC</sub> – 0.9  | V    |
| V <sub>OH</sub>            | Output high voltage                   | T <sub>PCB</sub> ≤ 105°C                                                            | V <sub>CC</sub> – 1.26 | $V_{CC} - 0.83$        | v    |
| M                          |                                       | T <sub>A</sub> ≤ 85°C                                                               | V <sub>CC</sub> – 1.7  | V <sub>CC</sub> – 1.3  | V    |
| V <sub>OL</sub>            | Output low voltage                    | T <sub>PCB</sub> ≤ 105°C                                                            | V <sub>CC</sub> – 1.7  | V <sub>CC</sub> – 1.25 | v    |
| V <sub>OUT, DIFF, PP</sub> | Differential output peak-peak voltage | f <sub>IN</sub> ≤ 2 GHz                                                             | 0.5                    | 1.35                   | V    |
| V <sub>AC_REF</sub>        | Input bias voltage <sup>(2)</sup>     | $I_{AC_{REF}} = 2 \text{ mA}$                                                       | V <sub>CC</sub> – 1.6  | V <sub>CC</sub> – 1.1  | V    |
|                            | Supply internal current               | Outputs unterminated,<br>$T_A \le 85^{\circ}C$                                      |                        | 78                     |      |
| I <sub>EE</sub>            | Supply Internal current               | Outputs unterminated,<br>$T_{PCB} \le 105^{\circ}C$                                 |                        | 78                     | mA   |
|                            |                                       | All outputs terminated, 50 $\Omega$ to $V_{CC}$ – 2 $T_A$ $\leq$ 85°C               |                        | 330                    |      |
| I <sub>CC</sub>            | Output and internal supply current    | All outputs terminated, 50 $\Omega$ to V <sub>CC</sub> – 2 T <sub>PCB</sub> ≤ 105°C |                        | 360                    | mA   |

 Figure 10 and Figure 11 show DC and AC test setup.
Internally generated bias voltage (V<sub>AC\_REF</sub>) is for 3.3-V operation only. TI recommends applying externally generated bias voltage for  $V_{\rm CC} < 3$  V.

# 6.8 Electrical Characteristics: LVPECL Output, at $V_{cc}$ = 3 V to 3.6 V

at  $T_A = -40^{\circ}$ C to +85°C and  $T_{PCB} \le 105^{\circ}$ C (unless otherwise noted)<sup>(1)</sup>

| PARAMETER                           |                                       | TEST CONDITIONS                                                                     | MIN                    | TYP MAX                | UNIT       |
|-------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------|------------------------|------------------------|------------|
| N/                                  | Output high voltage                   | T <sub>A</sub> ≤ 85°C                                                               | V <sub>CC</sub> – 1.26 | V <sub>CC</sub> – 0.9  | V          |
| V <sub>OH</sub>                     | Output high voltage                   | T <sub>PCB</sub> ≤ 105°C                                                            | V <sub>CC</sub> – 1.26 | V <sub>CC</sub> – 0.85 | v          |
| V                                   |                                       | T <sub>A</sub> ≤ 85°C                                                               | V <sub>CC</sub> – 1.7  | V <sub>CC</sub> – 1.3  | V          |
| V <sub>OL</sub> Output low voltage  |                                       | T <sub>PCB</sub> ≤ 105°C                                                            | V <sub>CC</sub> – 1.7  | V <sub>CC</sub> – 1.3  | v          |
| V <sub>OUT, DIFF, PP</sub>          | Differential output peak-peak voltage | $f_{IN} \le 2 \text{ GHz}$                                                          | 0.65                   | 1.35                   | V          |
| V <sub>AC_REF</sub>                 | Input bias voltage                    | I <sub>AC_REF</sub> = 2 mA                                                          | V <sub>CC</sub> – 1.6  | V <sub>CC</sub> – 1.1  | V          |
| I <sub>EE</sub> Supply internal cur | Quere la jeste med en mente           | Outputs unterminated,<br>$T_A \le 85^{\circ}C$                                      |                        | 78                     | 0          |
|                                     | Supply Internal current               | Outputs unterminated,<br>$T_{PCB} \le 105^{\circ}C$                                 |                        | 78                     | mA         |
|                                     |                                       | All outputs terminated, 50 $\Omega$ to V_{CC} – 2 $T_{A}$ $\leq$ 85°C               |                        | 330                    | <b>m</b> ( |
| ICC                                 | Output and internal supply current    | All outputs terminated, 50 $\Omega$ to V <sub>CC</sub> – 2 T <sub>PCB</sub> ≤ 105°C |                        | 360                    | mA         |

(1) Figure 10 and Figure 11 show DC and AC test setup.

# 6.9 Timing Requirements, at $V_{cc}$ = 2.375 V to 2.625 V

Refer to Figure 1 and Figure 2.

|                      |                                        |                                                                  | MIN | NOM | MAX | UNIT |
|----------------------|----------------------------------------|------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PD</sub>      | Dranagetian dalay                      | $V_{IN, DIFF, PP} = 0.1 V$                                       |     |     | 450 | 2    |
|                      | Propagation delay                      | $V_{IN, DIFF, PP} = 0.3 V$                                       |     |     | 450 | ps   |
| t <sub>SK,PP</sub>   | Part-to-part skew                      |                                                                  |     |     | 125 | ps   |
| t <sub>SK,O_WB</sub> | Within bank output skew                |                                                                  |     |     | 15  | ps   |
| t <sub>SK,O_BB</sub> | Bank-to-bank output skew               | Both inputs have equal skew                                      |     |     | 20  | ps   |
| t <sub>SK,P</sub>    | Pulse skew (with 50% duty cycle input) | Crossing-point-to-crossing-point distortion, $f_{OUT}$ = 100 MHz | -50 |     | 50  | ps   |

TEXAS INSTRUMENTS

www.ti.com

# Timing Requirements, at $V_{cc}$ = 2.375 V to 2.625 V (continued)

#### Refer to Figure 1 and Figure 2.

|                                |                                                                                                                                       |                                                                                                                                                                                                    | MIN | NOM   | MAX | UNIT    |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|---------|
|                                |                                                                                                                                       |                                                                                                                                                                                                    |     | 0.089 |     | ps, RMS |
|                                |                                                                                                                                       |                                                                                                                                                                                                    |     | 0.093 |     | ps, RMS |
|                                | Random additive jitter (with 50% duty                                                                                                 | $    f_{OUT} = 2 \; GHz, \; V_{IN,DIFF,PP} = 0.2 \; V, \\ V_{ICM} = 1 \; V, \; 10 \; kHz \; to \; 20 \; MHz $                                                                                      |     | 0.037 |     | ps, RMS |
| t <sub>rjit</sub>              | cycle input)                                                                                                                          | $f_{OUT}$ = 100 MHz, $V_{\rm IN,DIFF,PP}$ = 0.15 V, $V_{\rm ICM}$ = 1 V, 10 kHz to 20 MHz                                                                                                          |     | 0.094 |     | ps, RMS |
|                                |                                                                                                                                       |                                                                                                                                                                                                    |     | 0.091 |     | ps, RMS |
|                                |                                                                                                                                       | $ \begin{array}{l} f_{OUT,4} = 500 \; MHz, \; V_{IN,DIFF,PP,0} = 0.15 \; V, \\ V_{ICM,\;0} = 1 \; V, \; f_{OUT,\;3} = 62.5 \; MHz, \\ V_{IN,SE,1} = V_{CC}, \; V_{th,\;1} = V_{CC}/2 \end{array} $ |     | -50.1 |     | dBc     |
|                                |                                                                                                                                       |                                                                                                                                                                                                    |     | -64.3 |     |         |
| P <sub>SPUR</sub>              | Coupling on differential OUT4 from<br>OUT3 in the frequency spectrum<br>of $f_{OUT, 4} \pm (f_{OUT, 4}/2)$ with<br>synchronous inputs |                                                                                                                                                                                                    |     | -49.8 |     | dBc     |
|                                |                                                                                                                                       |                                                                                                                                                                                                    |     | -64.3 |     |         |
| t <sub>R</sub> /t <sub>F</sub> | Output rise/fall time                                                                                                                 | 20% to 80%                                                                                                                                                                                         |     |       | 200 | ps      |

# 6.10 Timing Requirements

### Refer to Figure 1 and Figure 2.

|                      |                                        |                                                                          | MIN | NOM | MAX | UNIT |
|----------------------|----------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PD</sub>      | Dropogation dology                     | $V_{IN, DIFF, PP} = 0.1V$                                                |     |     | 450 |      |
|                      | Propagation delay                      | $V_{IN, DIFF, PP} = 0.3V$                                                |     | 450 | ps  |      |
| t <sub>SK,PP</sub>   | Part-to-part skew                      |                                                                          |     |     | 125 | ps   |
| t <sub>SK,O_WB</sub> | Within bank output skew                |                                                                          |     |     | 15  | ps   |
| t <sub>SK,O_BB</sub> | Bank-to-bank output skew               | Both inputs have equal skew                                              |     |     | 20  | ps   |
| t <sub>SK,P</sub>    | Pulse skew (with 50% duty cycle input) | Crossing-point-to-crossing-point distortion, $f_{OUT} = 100 \text{ MHz}$ | -50 |     | 50  | ps   |



#### **Timing Requirements (continued)**

Refer to Figure 1 and Figure 2.

|                                         |                                                                                                                                       |                                                                                                                                                                          | MIN NOM MAX | UNIT    |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|
|                                         |                                                                                                                                       |                                                                                                                                                                          | 0.081       | ps, RMS |
|                                         |                                                                                                                                       |                                                                                                                                                                          | 0.097       | ps, RMS |
|                                         |                                                                                                                                       | $      f_{OUT} = 2 \ GHz, \ V_{IN,DIFF,PP} = 0.2 \ V, \\ V_{ICM} = 1 \ V, \ 10 \ kHz \ to \ 20 \ MHz $                                                                   | 0.050       | ps, RMS |
|                                         |                                                                                                                                       |                                                                                                                                                                          | 0.098       | ps, RMS |
|                                         | Random additive jitter (with 50% duty                                                                                                 | $      f_{OUT} = 100 \text{ MHz}, ^{(1)} \text{ V}_{\text{IN,DIFF,PP}} = 1 \text{ V}, \\       V_{\text{ICM}} = 1 \text{ V}, 10 \text{ kHz} \text{ to } 20 \text{ MHz} $ | 0.095       | ps, RMS |
| t <sub>RJIT</sub> Random additive jitte |                                                                                                                                       |                                                                                                                                                                          | -53.5       | dBc     |
|                                         |                                                                                                                                       |                                                                                                                                                                          | 0.068       | ps, RMS |
|                                         |                                                                                                                                       | $f_{OUT}$ = 122.88 MHz^{(3)}, Input AC-coupled, $V_{ICM}$ = $V_{AC\_REF},$ 12 kHz to 20 MHz                                                                              | 0.056       | ps, RMS |
|                                         |                                                                                                                                       | $f_{OUT}$ = 156.25 MHz $^{(4)}$ , Input AC-coupled, $V_{\rm ICM}$ = $V_{\rm AC\_REF}$ , 12 kHz to 20 MHz                                                                 | 0.047       | ps, RMS |
|                                         |                                                                                                                                       | $f_{OUT}$ = 312.5 MHz $^{(5)}$ , Input AC-coupled, $V_{\rm ICM}$ = $V_{\rm AC\_REF},$ 12 kHz to 20 MHz                                                                   | 0.026       | ps, RMS |
|                                         |                                                                                                                                       |                                                                                                                                                                          | -63.4       |         |
| P <sub>SPUR</sub>                       | Coupling on differential OUT4 from<br>OUT3 in the frequency spectrum<br>of $f_{OUT, 4} \pm (f_{OUT, 4}/2)$ with<br>synchronous inputs |                                                                                                                                                                          | -52.2       | dBc     |
|                                         | -,                                                                                                                                    |                                                                                                                                                                          | -64.5       |         |
| t <sub>R</sub> /t <sub>F</sub>          | Output rise/fall time                                                                                                                 | 20% to 80%                                                                                                                                                               | 200         | ) ps    |

100-MHz Wenzel oscillator, Input slew rate = 0.9 V/ns (single-ended) (1)

(2) (3)

100-MHz Wenzel oscillator, Input slew rate = 3.4 V/ns (differential) 122.88-MHz Rohde & Schwarz SMA100A, Input slew rate = 3.7 V/ns (differential) 156.25-MHz Crystek CPRO33 oscillator, Input slew rate = 2.9 V/ns (differential)

(4)

312.5-MHz Rohde & Schwarz SMA100A, Input slew rate = 4 V/ns (differential) (5)

Figure 1 shows the output voltage and rise/fall time. Output and part-to-part skew are shown in Figure 2.



Figure 1. Output Voltage and Rise/Fall Time



- (1) Output skew is calculated as the greater of the following: As the difference between the fastest and the slowest t<sub>PLHn</sub> (n = 0, 1, 2....7), or as the difference between the fastest and the slowest t<sub>PHLn</sub> (n = 0, 1, 2....7).
- (2) Part-to-part skew is calculated as the greater of the following: As the difference between the fastest and the slowest t<sub>PLHn</sub> (n = 0, 1, 2....7) across multiple devices, or the difference between the fastest and the slowest t<sub>PHLn</sub> (n = 0, 1, 2....7) across multiple devices.

Figure 2. Output and Part-to-Part Skew



### 6.11 Typical Characteristics

at  $T_A = -40^{\circ}C$  to +85°C (unless otherwise noted).



# 7 Parameter Measurement Information

### 7.1 Test Configurations

This section describes the function of each block for the CDCLVP2104. Figure 5 through Figure 11 show how the device should be set up for a variety of test configurations.



Figure 5. DC-Coupled LVCMOS Input During Device Test



# **Test Configurations (continued)**







Figure 7. DC-Coupled LVPECL Input During Device Test



Figure 8. DC-Coupled LVDS Input During Device Test







# **Test Configurations (continued)**



Figure 10. LVPECL Output DC Configuration During Device Test



Figure 11. LVPECL Output AC Configuration During Device Test



# 8 Detailed Description

#### 8.1 Overview

The CDCLVP2104 is an open emitter for LVPECL outputs. Therefore, proper biasing and termination are required to ensure correct operation of the device and to minimize signal integrity. The proper termination for LVPECL outputs is a 50  $\Omega$  to (V<sub>CC</sub> – 2) V, but this direct-coupled (DC) voltage is not readily available on PCB. Therefore, a Thevenin equivalent circuit is worked out for the LVPECL termination in both DC- and AC-coupled configurations. These configurations are shown in Figure 12 (a and b) for V<sub>CC</sub> = 2.5 V and Figure 13 (a and b) for V<sub>CC</sub> = 3.3 V, respectively. TI recommends placing all resistive components close to either the driver end or the receiver end. If the supply voltage for the driver and receiver is different, AC coupling is required.

#### 8.2 Functional Block Diagram



### 8.3 Feature Description

The CDCLVP2104 is a low additive jitter universal to LVPECL fan-out buffer with two independent inputs. The small package, low output skew, and low additive jitter make for a flexible device in demanding applications.

### 8.4 Device Functional Modes

The two independent inputs of the CDCLVP2104 distribute the input clock to four outputs each. Unused inputs and outputs can be left floating to reduce overall component cost. Both AC and DC coupling schemes can be used with the CDCLVP2104 to provide greater system flexibility.

#### 8.4.1 LVPECL Output Termination

The CDCLVP2104 is an open emitter for LVPECL outputs. Therefore, proper biasing and termination are required to ensure correct operation of the device and to minimize signal integrity. The proper termination for LVPECL outputs is a 50  $\Omega$  to (V<sub>CC</sub> –2) V, but this DC voltage is not readily available on PCB. Therefore, a Thevenin equivalent circuit is worked out for the LVPECL termination in both direct-coupled (DC) and AC-coupled configurations. These configurations are shown in Figure 12 a and b for V<sub>CC</sub> = 2.5 V and Figure 13 a and b for V<sub>CC</sub> = 3.3 V, respectively. TI recommends placing all resistive components close to either the driver end or the receiver end. If the supply voltage for the driver and receiver is different, AC coupling is required.



#### CDCLVP2104 SCAS889B – OCTOBER 2009 – REVISED JANUARY 2016

# **Device Functional Modes (continued)**



(a) Output DC Termination



(b) Output AC Termination

Figure 12. LVPECL Output DC and AC Termination for  $V_{CC}$  = 2.5 V

### **Device Functional Modes (continued)**



(b) Output AC Termination

Figure 13. LVPECL Output DC and AC Termination for  $V_{CC}$  = 3.3 V

### 8.4.2 Input Termination

The CDCLVP2104 inputs can be interfaced with LVPECL, LVDS, or LVCMOS drivers. Figure 14 shows how to DC-couple an LVCMOS input to the CDCLVP2104. The series resistance ( $R_S$ ) must be placed close to the LVCMOS driver; its value is calculated as the difference between the transmission line impedance and the driver output impedance.



Figure 14. DC-Coupled LVCMOS Input to CDCLVP2104

Figure 15 shows how to DC-couple LVDS inputs to the CDCLVP2104. Figure 16 and Figure 17 describe the method of DC coupling LVPECL inputs to the CDCLVP2104 for  $V_{CC} = 2.5$  V and  $V_{CC} = 3.3$  V, respectively.



#### **Device Functional Modes (continued)**



Figure 15. DC-Coupled LVDS Inputs to CDCLVP2104



Figure 16. DC-Coupled LVPECL Inputs to CDCLVP2104 ( $V_{CC} = 2.5 V$ )



Figure 17. DC-Coupled LVPECL Inputs to CDCLVP2104 ( $V_{CC} = 3.3 V$ )

Figure 18 and Figure 19 show the technique of AC coupling differential inputs to the CDCLVP2104 for  $V_{CC} = 2.5$  V and  $V_{CC} = 3.3$  V, respectively. TI recommends placing all resistive components close to either the driver end or the receiver end. If the supply voltages of the driver and receiver are different, AC coupling is required.



Figure 18. AC-Coupled Differential Inputs to CDCLVP2104 (V<sub>CC</sub> = 2.5 V)



# **Device Functional Modes (continued)**



Figure 19. AC-Coupled Differential Inputs to CDCLVP2104 ( $V_{CC} = 3.3 V$ )



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The CDCLVP2104 is a low-additive jitter LVPECL fan-out buffer that can generate two copies each of two independent LVPECL, LVDS, or LVCMOS inputs. The CDCLVP2104 can accept reference clock frequencies up to 2 GHz while providing low output skew.

### 9.2 Typical Application

Figure 20 shows a fan-out buffer for line-card application.



Figure 20. CDCLVP2104 Typical Application

#### 9.2.1 Design Requirements

The CDCLVP2104 shown in Figure 20 is configured to be able to select two inputs: a 156.25-MHz LVPECL clock from the backplane, or a secondary 156.25-MHz LVCMOS 2.5-V oscillator. Either signal can be then fanned out to desired devices, as shown.

The configuration example is driving 4 LVPECL receivers in a line-card application with the following properties:

- The PHY device has internal AC coupling and appropriate termination and biasing. The CDCLVP2104 must be provided with 86-Ω emitter resistors near the driver for proper operation.
- The ASIC is capable of DC coupling with a 2.5-V LVPECL driver such as the CDCLVP2104. This ASIC features internal termination so no additional components are needed.

Copyright © 2009–2016, Texas Instruments Incorporated

CDCLVP2104 SCAS889B – OCTOBER 2009 – REVISED JANUARY 2016



#### **Typical Application (continued)**

 The FPGA requires external AC coupling but has internal termination. Again, 86-Ω emitter resistors are placed near the CDCLVP2104, and 0.1 µF are placed to provide AC coupling. Similarly, the CPU is internally terminated and requires external AC coupling capacitors.

#### 9.2.2 Detailed Design Procedure

Refer to Input Termination for proper input terminations, dependent on single ended or differential inputs.

Refer to *LVPECL Output Termination* for output termination schemes depending on the receiver application.

Unused outputs can be left floating.

In Figure 20, the PHY, ASIC, and FPGA/CPU require different schemes. Power supply filtering and bypassing is critical for low-noise applications.

See *Power Supply Recommendations* for recommended filtering techniques. A reference layout is provided on the CDCLVP2104 Evaluation Module, *Low Additive Phase Noise Clock Buffer Evaluation Board User's Guide* (SCAU039).



#### 9.2.3 Application Curves

The low additive noise of the CDCLVP2104 can be shown in this line-card application. The low-noise, 156.25-MHz XO with 32-fs, RMS jitter drives the CDCLVP2104, resulting in 57 fs, RMS when integrated from 10 kHz to 20 MHz. The resultant additive jitter is a low 47 fs, RMS for this configuration.



# **10** Power Supply Recommendations

### 10.1 Power-Supply Filtering

High-performance clock buffers are sensitive to noise on the power supply, which can dramatically increase the additive jitter of the buffer. Thus, it is essential to reduce noise from the system power supply, especially when jitter/phase noise is very critical to applications.

Filter capacitors are used to eliminate the low-frequency noise from the power supply, where the bypass capacitors provide the very low impedance path for high-frequency noise and guard the power-supply system against the induced fluctuations. These bypass capacitors also provide instantaneous current surges as required by the device and must have low equivalent series resistance (ESR). To properly use the bypass capacitors, they must be placed very close to the power-supply pins and laid out with short loops to minimize inductance. TI recommends adding as many high-frequency (for example,  $0.1-\mu$ F) bypass capacitors as there are supply pins in the package. TI recommends, but does not require, inserting a ferrite bead between the board power supply and the chip power supply that isolates the high-frequency switching noises generated by the clock driver; these beads prevent the switching noise from leaking into the board supply. Choose an appropriate ferrite bead with very low DC resistance because it is imperative to provide adequate isolation between the board supply and the chip supply, as well as to maintain a voltage at the supply pins that is greater than the minimum voltage required for proper operation.

Figure 23 shows this recommended power-supply decoupling method.



Figure 23. Power-Supply Decoupling

TEXAS INSTRUMENTS

www.ti.com

# 11 Layout

### 11.1 Layout Guidelines

Power consumption of the CDCLVP2104 can be high enough to require attention to thermal management. For reliability and performance reasons, the die temperature must be limited to a maximum of 125°C. That is, as an estimate, ambient temperature ( $T_A$ ) plus device power consumption times  $R_{\theta,JA}$  must not exceed 125°C.

The device package has an exposed pad that provides the primary heat removal path to the printed circuit board (PCB). To maximize the heat dissipation from the package, a thermal landing pattern including multiple vias to a ground plane must be incorporated into the PCB within the footprint of the package. The exposed pad must be soldered down to ensure adequate heat conduction out of the package. Figure 24 shows a recommended land and via pattern.

### 11.2 Layout Example



Figure 24. Recommended PCB Layout

# **11.3 Thermal Considerations**

The CDCLVP2104 supports high temperatures on the printed circuit board (PCB) measured at the thermal pad. The system designer must ensure that the maximum junction temperature is not exceeded.  $\Psi_{JB}$  can allow the system designer to measure the board temperature with a fine gauge thermocouple and back calculate the junction temperature using Equation 1. Note that  $\Psi_{JB}$  is close to  $R_{\theta JB}$  because 75 to 95% of the heat of a device is dissipated by the PCB. Further information can be found at SPRA953 and SLUA566.

 $T_{junction} = T_{PCB} + (\Psi_{JB} \times Power)$ 

(1)

#### Example:

Calculation of the junction-lead temperature with a 4-layer JEDEC test board using four thermal vias:

Т<sub>РСВ</sub> = 105°С

 $\Psi_{\rm JB} = 11.4^{\circ} {\rm C/W}$ 

Power<sub>inclTerm</sub> =  $I_{max} \times V_{max}$  = 360 mA × 3.6 V = 1296 mW (maximum power consumption including termination resistors)

Power<sub>exclTerm</sub> = 994 mW (maximum power consumption excluding termination resistors, see SLYT127 for further details)

 $\Delta T_{Junction} = \Psi_{JB} \times Power_{exclTerm} = 11.4^{\circ}C/W \times 994 \text{ mW} = 11.33^{\circ}C$ 

 $T_{Junction} = \Delta T_{Junction} + T_{Chassis} = 11.33^{\circ}C + 105^{\circ}C = 116.33^{\circ}C$  (the maximum junction temperature of 125°C is not violated)



# **12 Device and Documentation Support**

### **12.1** Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- CDCLVP2104 Evaluation Module, Low Additive Phase Noise Clock Buffer Evaluation Board User's Guide (SCAU039)
- Using Thermal Calculation Tools for Analog Components (SLUA566)
- Power Consumption of LVPECL and LVDS (SLYT127)

### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



15-Nov-2017

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| CDCLVP2104RHDR   | ACTIVE | VQFN         | RHD     | 28   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | CDCLVP<br>2104 | Samples |
| CDCLVP2104RHDT   | ACTIVE | VQFN         | RHD     | 28   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | CDCLVP<br>2104 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



PACKAGE OPTION ADDENDUM

15-Nov-2017

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CDCLVP2104RHDR              | VQFN            | RHD                | 28 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| CDCLVP2104RHDT              | VQFN            | RHD                | 28 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Aug-2017



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCLVP2104RHDR | VQFN         | RHD             | 28   | 3000 | 336.6       | 336.6      | 28.6        |
| CDCLVP2104RHDT | VQFN         | RHD             | 28   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) Package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Falls within JEDEC MO-220.





### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters





PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated