

Is Now Part of



# **ON Semiconductor**®

# To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="https://www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to <a href="https://www.onsemi.com">Fairchild\_questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized applications, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an equif prese

# SerDes" FIN212AC 12-Bit Serializer / Deserializer Supporting Cameras and **Small Displays**

#### **Features**

| Data & Control Bits                | 12-Bit                    |
|------------------------------------|---------------------------|
| Frequency                          | 40MHz                     |
| Capability                         | Camera or LCD             |
| Interface                          | Microcontroller, RGB, YUV |
| µController Usage                  | m68 & i86                 |
| Selectable Edge Rates              | Yes                       |
| Standby Current                    | <10 µA                    |
| Core Voltage (V <sub>DDA/S</sub> ) | 2.5 to 3.6V               |
| I/O Voltage (V <sub>DDP</sub> )    | 1.65 to 3.6V              |
| ESD (I/O to GND)                   | 14kV                      |
| Dookogo                            | 32-Terminal MLP           |
| Package                            | 42-Ball USS-BGA           |
| Ordering Information               | FIN212ACMLX               |
| Ordering Information               | FIN212ACGFX               |

### Description

The FIN212AC µSerDes™ is a low-power serializer / deserializer optimized for use in cell phone displays and camera paths. The device reduces a 12-bit data path to four wires. For camera applications, an additional master clock can be passed in the opposite direction of data flow. The device utilizes Fairchild's proprietary ultra-low power, low-EMI technology.

#### Applications

- Slider, Folder, & Clamshell Mobile Handsets
- Printers .
- Security Cameras

#### **Related Resources**

For samples and questions, please contact: Interface@fairchildsemi.com.



© 2008 Fairchild Semiconductor Corporation

FIN212AC • Rev. 1.1.1

March 2013

| Pin Name | Description                                                       |                                                                                     |                                                |  |  |  |  |  |
|----------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------|--|--|--|--|--|
| DIRI     | Control to determine serializer or deserializer configuration.    | 0                                                                                   | Deserializer                                   |  |  |  |  |  |
|          |                                                                   | 1 5                                                                                 | Serializer                                     |  |  |  |  |  |
| CTL_ADJ  | Adjusts CTL drive to compensate for environmental conditions      | 0 1                                                                                 | Low drive (low power)                          |  |  |  |  |  |
| CIL_ADJ  | and length.                                                       | 1                                                                                   | High drive (high power)                        |  |  |  |  |  |
| S0       | Configure frequency range for the PLL.                            | See                                                                                 | e Table 1 Serializer (DIRI=1) Control Pin.     |  |  |  |  |  |
| S1       | Configure frequency range for the PLL.                            | See                                                                                 | e Table 1 Serializer (DIRI=1) Control Pin.     |  |  |  |  |  |
| PLL0     | Divide or adjust the serial frequency.                            | See                                                                                 | e Table 1 Serializer (DIRI=1) Control Pin.     |  |  |  |  |  |
| PLL1     | Divide or adjust the serial frequency.                            | Divide or adjust the serial frequency. See Table 1 Serializer (DIRI=1) Control Pin. |                                                |  |  |  |  |  |
| CKREF    | LV-CMOS clock input and PLL reference.                            |                                                                                     |                                                |  |  |  |  |  |
| STROBE   | LV-CMOS strobe input for latching data (DP [1:12]) into the seria | lizer or                                                                            | n the rising edge.                             |  |  |  |  |  |
| DP[1:12] | LV-CMOS parallel data input. (GND input if not used)              |                                                                                     |                                                |  |  |  |  |  |
| CKSO+    | CTL Differential serializer output bit clock.                     |                                                                                     |                                                |  |  |  |  |  |
| CKSO-    | CKSO+: Positive signal; CKSO-: Negative signal.                   |                                                                                     |                                                |  |  |  |  |  |
| DSO+     | CTL Differential serial output data signals.                      |                                                                                     |                                                |  |  |  |  |  |
| DSO-     | DSO+: Positive signal; DSO-: Negative signal.                     |                                                                                     |                                                |  |  |  |  |  |
| CKSI+    | CTL Differential deserializer input bit clock.                    | No                                                                                  | connect unless in "clock pass-through" mode.   |  |  |  |  |  |
| CKSI-    | CKSI+: Positive signal; CKSI-: Negative signal.                   |                                                                                     | , ,                                            |  |  |  |  |  |
| СКР      | LV-CMOS word clock output or Pixel clock output.                  |                                                                                     | connect unless in "clock pass-through" mode.   |  |  |  |  |  |
| /DIRO    | LV-CMOS output, Inversion of DIRI in normal operation. Can be     |                                                                                     | o drive the DIRI signal No connect if not used |  |  |  |  |  |
|          | of the deserializer where the interface needs to be turned around |                                                                                     |                                                |  |  |  |  |  |
| VDDP     | Power supply for parallel I/O. (All VDDP pins must be connected   | l to VD                                                                             | DDP)                                           |  |  |  |  |  |
| VDDS     | Power supply for serial I/O.                                      |                                                                                     |                                                |  |  |  |  |  |
| VDDA     | Power supply for core.                                            |                                                                                     |                                                |  |  |  |  |  |
| GND      | All GND pins must be connected to ground. BGA: all GND pads.      | MLP: I                                                                              | Pin 29 & GND PAD must be grounded.             |  |  |  |  |  |
| N/C      | No connect. (Do not connect to GND or VDD)                        |                                                                                     |                                                |  |  |  |  |  |
|          |                                                                   |                                                                                     |                                                |  |  |  |  |  |

#### FIN212AC (Serializer DIRI=1) Pin Descriptions

Note:

1. 0=GND; 1=VDDP

# FIN212AC (Serializer DIRI=1) Pin Configurations



µSerDes™ FIN212AC

L

| Pin Name | Description                                                     |                                                |
|----------|-----------------------------------------------------------------|------------------------------------------------|
| DIRI     | Control to determine serializer or deserializer configuration.  | 0 Deserializer                                 |
| Dirti    |                                                                 | 1 Serializer                                   |
| XTERM    | Control to determine if using internal or external termination  | 0 Internal termination used                    |
|          |                                                                 | 1 External termination required on CKSI & DSI  |
| S0       | Signals used to define the edge rate of parallel I/O.           | See Table 2 Deserializer (DIRI=0) Control Pin. |
| S1       | Signals used to define the edge rate of parallel I/O.           | See Table 2 Deserializer (DIRI=0) Control Pin. |
| PWS0     | Configure CKP pulse width.                                      | See Table 2 Deserializer (DIRI=0) Control Pin. |
| PWS1     | Configure CKP pulse width.                                      | See Table 2 Deserializer (DIRI=0) Control Pin. |
| DP[1:12] | LV-CMOS parallel data output. (N/C if not used)                 | ÷                                              |
| CKP      | LV-CMOS word clock output or Pixel clock output.                |                                                |
| DSI+     | CTL Differential serial input data signals.                     |                                                |
| DSI-     | DSI+: Positive signal; DSI-: Negative signal.                   |                                                |
| CKSI+    | CTL Differential deserializer input bit clock.                  |                                                |
| CKSI-    | CKSI+: Positive signal; CKSI-: Negative signal.                 |                                                |
| CKSO+    | CTL Differential serializer output bit clock.                   | No connect unless in "clock pass-through" mode |
| CKSO-    | CKSO+: Positive signal; CKSO-: Negative signal.                 | No connect unless in clock pass-tinough mode   |
| CKREF    | LV-CMOS clock input and PLL reference.                          | No connect unless in "clock pass-through" mode |
| STROBE   | LV-CMOS strobe input for latching data into the serializer.     | No connect unless in "clock pass-through" mode |
| /DIRO    | LV-CMOS Output. Inversion of DIRI in normal operation.          | No connect if not used.                        |
| VDDP     | Power supply for parallel I/O. (All VDDP pins must be connected | d to VDDP)                                     |
| VDDS     | Power supply for serial I/O.                                    |                                                |
| VDDA     | Power supply for core.                                          |                                                |
| GND      | All GND pins must be connected to ground. BGA: all GND pads     | . MLP: Pin 28, 29, GND PAD must be grounded.   |
| N/C      | No connect. BGA: G1, F2; MLP: 10, 11; (Do not connect to GNI    | D or VDD)                                      |

#### FIN212AC (Deserializer DIRI=0) Pin Descriptions

Note:

2. 0=GND; 1=VDDP

# FIN212AC (Deserializer DIRI=0) Pin Configurations



µSerDes™ FIN212AC —

# System Control Pin

|                                                       |                   | Functio        | on                |                   |      | Control Pin |    |          |  |
|-------------------------------------------------------|-------------------|----------------|-------------------|-------------------|------|-------------|----|----------|--|
| Conditions                                            | CKREF             | ST             | TROBE             | PLL<br>Multiplier | PLL0 | PLL1        | S0 | S1       |  |
|                                                       | S                 | low Frequenci  | es                |                   |      |             |    |          |  |
| Normal operation                                      | 5MHz to 14MHz     | ≤ CKREF        | (Up to 14MHz)     | 1                 | 1    | 0           | 0  | 1        |  |
| Supports spread spectrum on CKREF                     | 4.7MHz to 13.3MHz | ≤ CKREF (      | Up to 13.3MHz)    | 0.954             | 0    | 0           | 0  | 1        |  |
| With a fixed CKREF input; STROBE can be 1/2 the speed | 5MHz to 14MHz     | ≤ CKREF /      | 2 (Up to 7MHz)    | 2                 | 0    | 1           | 0  | 1        |  |
| With a fixed CKREF input; STROBE can be 1/3 the speed | 5MHz to 14MHz     | ≤ CKREF / 3    | (Up to 4.67MHz)   | 3                 | 1    | 1           | 0  | 1        |  |
|                                                       | Ме                | dium Frequend  | cies              | •                 |      |             |    | <u> </u> |  |
| Normal operation                                      | 8MHz to 28MHz     | ≤ CKREF        | (Up to 28MHz)     | 1                 | 1    | 0           | 1  | 1        |  |
| Supports spread spectrum on CKREF                     | 9.5MHz to 26.7MHz | ≤ CKREF (      | Up to 26.7MHz)    | 0.954             | 0    | 0           | 1  | 1        |  |
| With a fixed CKREF input; STROBE can be 1/2 the speed | 8MHz to 28MHz     | ≤ CKREF /      | 2 (Up to 14MHz)   | 2                 | 0    | 1           | 1  | 1        |  |
| With a fixed CKREF input; STROBE can be 1/3 the speed | 8MHz to 28MHz     | ≤ CKREF / 3    | 3 (Up to 9.3MHz)  | 3                 | 1    | 1           | 1  | 1        |  |
|                                                       | F                 | ast Frequencie | es                |                   |      |             |    |          |  |
| Normal operation                                      | 20MHz to 40MHz    | ≤ CKREF        | (Up to 40MHz)     | 1                 | 1    | 0           | 1  | 0        |  |
| Supports spread spectrum on CKREF                     | 19MHz to 38.2MHz  | ≤ CKREF (      | Up to 38.2MHz)    | 0.954             | 0    | 0           | 1  | 0        |  |
| With a fixed CKREF input; STROBE can be 1/2 the speed | 20MHz to 40MHz    | ≤ CKREF /      | 2 (Up to 20MHz)   | 2                 | 0    | 1           | 1  | 0        |  |
| With a fixed CKREF input; STROBE can be 1/3 the speed | 20MHz to 40MHz    | ≤ CKREF / 3    | (Up to 13.3MHz)   | 3                 | 1    | 1           | 1  | 0        |  |
|                                                       | Power-Down        |                |                   | <u> </u>          | Х    | Х           | 0  | 0        |  |
| Table 1: Serializer (DIRI=1) Cont                     | rol Pin           |                |                   |                   |      |             |    |          |  |
|                                                       | CKP Pulse Widt    | h Low Time     | Reference         | e                 |      | Control Pi  | n  |          |  |
| LVCMOS Output CKP to<br>Edge Rates STROBE             | CKREF=19.2        | CKREF=26       | PLL<br>Multiplier | Pwidth            | PWS0 | PWS1        | S0 | S1       |  |

|                                       |                  |                   |                 |                                   |                      | 001110111 |      |    |    |  |  |
|---------------------------------------|------------------|-------------------|-----------------|-----------------------------------|----------------------|-----------|------|----|----|--|--|
| LVCMOS Output<br>Edge Rates           | CKP to<br>STROBE | CKREF=19.2<br>MHz | CKREF=26<br>MHz | PLL<br>Multiplier<br>(Serializer) | Pwidth<br>Multiplier | PWS0      | PWS1 | S0 | S1 |  |  |
|                                       | Slow Frequencies |                   |                 |                                   |                      |           |      |    |    |  |  |
| ~7 – 8ns (C∟=8pF)                     | Non-Inverted     | 52.1ns            | 38.5ns          | 2                                 | 7                    | 0         | 0    | 0  | 1  |  |  |
| · · · · · · · · · · · · · · · · · · · | Inverted         | 52.1ns            | 38.5ns          | 2                                 | 7                    | 1         | 0    | 0  | 1  |  |  |
| [Typically for 5MHz to                | Non-Inverted     | 96.7ns            | 71.4ns          | 2                                 | 13                   | 0         | 1    | 0  | 1  |  |  |
| 14MHz signals]                        | Non-Inverted     | 126.5ns           | 93.4ns          | 2                                 | 17                   | 1         | 1    | 0  | 1  |  |  |
|                                       |                  | N                 | ledium Frequen  | cies                              |                      |           |      |    |    |  |  |
| ~4 – 5ns (C <sub>L</sub> =8pF)        | Non-Inverted     | 78.1ns            | 57.7ns          | 3                                 | 7                    | 0         | 0    | 1  | 1  |  |  |
| · · · · · · · · · · · · · · · · · · · | Inverted         | 78.1ns            | 57.7ns          | 3                                 | 7                    | 1         | 0    | 1  | 1  |  |  |
| [Typically for 8MHz to                | Non-Inverted     | 145.1ns           | 107.1ns         | 3                                 | 13                   | 0         | 1    | 1  | 1  |  |  |
| 28MHz signals]                        | Non-Inverted     | 189.7ns           | 140.1ns         | 3                                 | 17                   | 1         | 1    | 1  | 1  |  |  |
|                                       |                  |                   | Fast Frequenci  | es                                |                      |           |      |    |    |  |  |
| ~2 – 3ns (C <sub>L</sub> =8pF)        | Non-Inverted     | 26ns              | 19.2ns          | 1                                 | 7                    | 0         | 0    | 1  | 0  |  |  |
| (of ob. )                             | Inverted         | 26ns              | 19.2ns          | 1                                 | 7                    | 1         | 0    | 1  | 0  |  |  |
| [Typically for 20MHz                  | Non-Inverted     | 48.4ns            | 35.7ns          | 1                                 | 13                   | 0         | 1    | 1  | 0  |  |  |
| to 40MHz signals]                     | Non-Inverted     | 63.2ns            | 46.7ns          | 1                                 | 17                   | 1         | 1    | 1  | 0  |  |  |
|                                       | Power-Down       |                   |                 |                                   |                      |           |      |    |    |  |  |

#### Table 2: Deserializer (DIRI=0) Control Pin

| CKP Pulse Width Low Time=(PLL Multiplier * Pwidth Multiplier) / (CKREF*14) |  |
|----------------------------------------------------------------------------|--|
|                                                                            |  |

*Example:* CKREF=26MHz; PLL Multiplier=2; Pwidth Multiplier=13

CKP Pulse width=(2 \* 13) / (26MHz \* 14)=71.4ns

#### (2)

(1)

#### **Power-Down States**

When both S1 and S0 signals are 0, regardless of the state of the DIRI signal, the FIN212AC resets and powers down. The power-down mode shuts down all internal analog circuitry, disables the serial input and output of the device, and resets all internal digital logic. Table 3: Power-Down indicates the state of the input states and output buffers in Power-Down mode.

| Signal Pins | DIRI=1 (Serializer) | DIRI=0 (Deserializer) |
|-------------|---------------------|-----------------------|
| DP[12:1]    | Inputs Disabled     | High-Z                |
| СКР         | HIGH                | High-Z                |
| STROBE      | Input Disabled      | Input Disabled        |
| CKREF       | Input Disabled      | Input Disabled        |
| /DIRO       | 0                   | 1                     |

Table 3: Power-Down

#### **Clock Pass-Through Mode**

Clock pass-through mode allows a harmonic rich clock source to be sent to the serializer in a CTL format to reduce the overall harmonic content of the phone, and can reduce the need for EMI filters. The Master Clock Pass through mode performs a translation to the clock in the CTL link, and does not serialize this signal. The following describes how to enable this functionality for an image sensor (See Figure 6).

Deserializer Configuration (DIRI=0)

- 1. Connect CKREF(BGA pin A6) to GROUND
- 2. Connect master clock to STROBE (BGA pin B5)

Serializer Configuration (DIRI=1)

1. CKSI passes master clock to CKP output (BGA pin C1)

#### **CKREF and STROBE Signals**

Please note that there is a setup and hold time between STROBE and data that must be met as seen on the electrical characteristics section. The relationship between CKREF and STROBE can be synchronous or asynchronous depending on what is available in the system. It is suggested that if the signals are synchronous and in normal operation that CKREF is tied to STROBE as close to the chip as possible. If you are running an asynchronous or spread spectrum setup, please be aware this may result on cycle jitter on the CKP signal. They cycle jitter does not effect the output data and clock relationship, the display or end application should continue to work as normal.

#### PLL Note

Please note that the PLL ranges can overlap, power consumption can be reduced by selecting the operation in the lower end of the higher speed PLL range.

#### **Application Diagrams**

The following application diagrams illustrate the most typical applications for the FIN212 device. Specific configurations of the control pins may vary based on the needs of a given system. The following recommendations are valid for all of the applications shown.



µSerDes™ FIN212AC —



#### Serializer Configuration:

20MHz to 40MHz Frequency Range (S1=0, S0=1) CKREF is twice as fast STROBE (PLL1=1; PLL0=0) CKREF=26MHz & STROBE Frequency=10 MHz

#### **Deserializer Configuration:**

~7 - 8ns output edge rates (S1=1, S0=0) ~50% CKP PW,(PWS1=PWS0=0) µSerDes™ FIN212AC —

#### Additional Application Information

**Flex Cabling:** The serial I/O information is transmitted at a high serial rate. Care must be taken implementing this serial I/O flex cable. The following best practices should be used when developing the flex cabling or Flex PCB.

- Keep all four differential Serial Wires the same length.
- Do not allow noisy signals over or near differential serial wires. Example: No LVCMOS traces over differential serial wires.
- Use only one ground plane or wire over the differential serial wires. Do not run ground over top and bottom.
- Design goal of 100Ω differential characteristic impedance.
- Do not place test points on differential serial wires.
- Use differential serial wires a minimum of 2cm away from the antenna.
- For additional applications notes or flex guidelines see your sales representative or contact Fairchild directly.
- For samples and questions, please contact: <u>Interface@fairchildsemi.com</u>.

#### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Paramet                              | er                                | Min.       | Max.                 | Unit |
|------------------|--------------------------------------|-----------------------------------|------------|----------------------|------|
| V <sub>DD</sub>  | Supply Voltage                       |                                   | -0.5V      | +4.6                 | V    |
|                  | All Input/Output Voltage             |                                   | -0.5       | V <sub>DD</sub> +0.5 | V    |
|                  | CTL Output Short-Circuit Duration    |                                   | Continuous |                      |      |
| T <sub>STG</sub> | Storage Temperature Range            |                                   | -65        | +150                 | °C   |
| TJ               | Maximum Junction Temperature         |                                   | +150       |                      | °C   |
| TL               | Lead Temperature (Soldering, four se | conds)                            | +260       |                      | °C   |
|                  | Liveran Dady Madal JECD22 A444       | Serial I/O Pins to GND            |            | 14                   | kV   |
| ESD              | Human Body Model JESD22-A114         | All Pins                          |            | 8                    | kV   |
|                  | Charged Device Model, JESD22-C10     | Charged Device Model, JESD22-C101 |            |                      | kV   |

#### **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol              | Parameter             | Min. | Max. | Unit             |
|---------------------|-----------------------|------|------|------------------|
| $V_{DDA}, V_{DDS}$  | Supply Voltage        | 2.5  | 3.6  | V                |
| V <sub>DDP</sub>    | Supply Voltage        | 1.65 | 3.60 | V                |
| T <sub>A</sub>      | Operating Temperature | -30  | +70  | °C               |
| V <sub>DDA-PP</sub> | Supply Noise Voltage  | 100  |      | mV <sub>PP</sub> |

#### **DC Electrical Characteristics**

Values are provided for over-supply voltage and operating temperature ranges, unless otherwise specified.

| Symbol          | Parameter          | Test Conditions | Min.             | Тур. <sup>(3)</sup> | Max.                              | Unit |
|-----------------|--------------------|-----------------|------------------|---------------------|-----------------------------------|------|
| LVCMOS I/C      | 0                  |                 |                  |                     |                                   |      |
| V <sub>IH</sub> | Input High Voltage |                 | $0.65 x V_{DDP}$ |                     | V <sub>DDP</sub>                  |      |
| VIL             | Input Low Voltage  |                 | GND              |                     | $0.35 \mathrm{xV}_{\mathrm{DDP}}$ | V    |
|                 |                    |                 |                  |                     |                                   |      |

### DC Electrical Characteristics (Continued)

|                  |                                    |                           | ,                                  |                                   |      |                               |      |
|------------------|------------------------------------|---------------------------|------------------------------------|-----------------------------------|------|-------------------------------|------|
|                  |                                    |                           | I <sub>OH</sub> =-2.0mA, S1=0,S0=1 |                                   |      |                               |      |
| V <sub>OH</sub>  | Output High Voltag                 | ge                        | I <sub>OH</sub> =-0.4mA, S1=1,S0=0 | $0.75 \mathrm{xV}_{\mathrm{DDP}}$ |      | V <sub>DDP</sub>              | V    |
|                  |                                    |                           | I <sub>OH</sub> =-1.0mA, S1=1,S0=1 |                                   |      |                               |      |
|                  |                                    |                           | I <sub>OL</sub> =2.0mA, S1=0,S0=1  |                                   |      |                               |      |
| V <sub>OL</sub>  | Output Low Voltag                  | je                        | I <sub>OL</sub> =0.4mA, S1=1,S0=0  | 0                                 |      | $0.25 \text{xV}_{\text{DDP}}$ | V    |
|                  |                                    |                           | I <sub>OL</sub> =1.0mA, S1=1,S0=1  |                                   |      |                               |      |
| I <sub>IN</sub>  | Input Current                      |                           | V <sub>IN</sub> = 0V to 3.6V       | -5.0                              |      | 5.0                           | μA   |
| DIFFEREN         | ITIAL I/O                          |                           |                                    |                                   |      |                               | •    |
|                  | Output HIGH                        | V 1.0V                    | CTL_ADJ=0                          |                                   | -2   |                               |      |
| I <sub>ODH</sub> | Source Current                     | V <sub>os</sub> =1.0V     | CTL_ADJ=1                          |                                   | -3.4 |                               | mA   |
| 1                | Output LOW                         | V −1 0V                   | CTL_ADJ=0                          |                                   | 1.2  |                               | mA   |
| ODL              | Sink Current                       | V <sub>OS</sub> =1.0V     | CTL_ADJ=1                          |                                   | 2    |                               | IIIA |
| $V_{GO}$         | Input Voltage Grou                 | und Offset <sup>(4)</sup> |                                    |                                   | 0    |                               | V    |
| р                | CKS Internal Rece                  | eiver                     | $V_{ID}$ =50mV, $V_{IC}$ =925mV,   | 80                                | 100  | 120                           | Ω    |
| <b>K</b> TRM     | R <sub>TRM</sub> Termination Resis |                           | DIRI=0                             | 80                                | 100  | 120                           | 12   |
|                  | DS Internal Receiv                 | ver                       | $V_{ID}$ =50mV, $V_{IC}$ =925mV,   | 80                                | 100  | 120                           | Ω    |
|                  | Termination Resis                  | tor                       | DIRI=0                             | 80                                | 100  | 120                           | 12   |

#### Notes:

 Typical values are given for V<sub>DD</sub>=2.775V and T<sub>A</sub>=25°C. Positive current values refer to the current flowing into the device and negative values refer to the current flowing out of pins. Voltages are referenced to GROUND unless otherwise specified (except ΔV<sub>OD</sub> and V<sub>OD</sub>).

4. V<sub>GO</sub> is the difference in device ground levels between the CTL driver and the CTL receiver.

#### **Power Supply Currents**

| Symbol               | Parameter                                 | Test Conditions                                         |              |       | Min. | Тур. | Max. | Unit |
|----------------------|-------------------------------------------|---------------------------------------------------------|--------------|-------|------|------|------|------|
| I <sub>DD_PD</sub>   | V <sub>DD</sub> Power-Down Supply Current | S1=S0=0, All Inputs at GND or                           | VDD          |       |      | 0.1  |      | μA   |
|                      |                                           |                                                         | S1=L         | 20MHz |      | 13   |      | mA   |
| I <sub>DD_SER1</sub> |                                           |                                                         | S0=H         | 40MHz |      | 19   |      | mA   |
|                      | Dynamic Serializer Power Supply           | f <sub>CKREF</sub> =f <sub>STRB</sub> , PLL1=0,PLL0=1;  | S1=H<br>S0=L | 5MHz  |      | 9.5  | 1    | mA   |
|                      | Current                                   | CTL_ADJ=0; C∟=0pF                                       |              | 14MHz |      | 17   |      | mA   |
|                      |                                           |                                                         | S1=H<br>S0=H | 8MHz  |      | 11   |      | mA   |
|                      |                                           |                                                         |              | 28MHz |      | 20   |      | mA   |
|                      |                                           |                                                         | S1=L<br>S0=H | 20MHz |      | 10   |      | mA   |
|                      |                                           |                                                         |              | 40MHz |      | 14   |      | mA   |
|                      | Dynamic Deserializer Power                | f <sub>CKREF</sub> =f <sub>STRB</sub> , PLL1=0, PLL0=1; | S1=H         | 5MHz  |      | 8    |      | mA   |
| DD_DES1              | Supply Current                            | CTL_ADJ=0; C <sub>L</sub> =0pF                          | S0=L         | 14MHz |      | 9    |      | mA   |
|                      |                                           |                                                         | S1=H         | 8MHz  |      | 9    | _    | mA   |
|                      |                                           |                                                         | S0=H         | 28MHz |      | 12   |      | mA   |

## **Pin Capacitance Tables**

| Symbol                                           | Parameter                                                                           | Test Conditions                              | Min. | Тур. | Max. | Unit |
|--------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------|------|------|------|------|
| $C_{\text{IN}},C_{\text{IO}},C_{\text{IO-DIFF}}$ | Capacitance of Input Only Signals; Parallel<br>Port Pins DP[1:10]; Differential I/O | DIRI=1, S1=0, S0=0,<br>V <sub>DD</sub> =2.5V |      | 2    |      | pF   |

# AC Electrical Characteristics

Values are provided for over-supply voltage and operating temperature ranges, unless otherwise specified.

| Symbol              | Parameter                                                       | Test Conditions                         |           | Min.               | Тур.                             | Max. | Unit                              |                   |
|---------------------|-----------------------------------------------------------------|-----------------------------------------|-----------|--------------------|----------------------------------|------|-----------------------------------|-------------------|
| Serializer          | Input Operating Conditions                                      |                                         |           |                    |                                  |      |                                   | _                 |
|                     |                                                                 |                                         | S1=0,     | S0=1               | 18                               |      | 40                                |                   |
| $f_{CKREF}$         | CKREF Clock Frequency<br>(5MHz - >40MHz);                       | f <sub>ckref</sub> =f <sub>strb</sub>   | S1=1,     | S0=0               | 5                                |      | 14                                | MH                |
|                     |                                                                 |                                         | S1=1,     | S0=1               | 10                               |      | 28                                |                   |
|                     |                                                                 |                                         | PLL1=     | 0, PLL0=0          |                                  |      | 100                               |                   |
|                     | Strobe Frequency Relative to                                    |                                         | PLL1=     | 0, PLL0=1          |                                  |      | 100                               | % c               |
| f <sub>STRB</sub>   | CKREF Frequency                                                 | f <sub>ckref</sub> ≠ f <sub>strb</sub>  | PLL1=     | 1, PLL0=0          |                                  |      | 50                                | f <sub>CKRE</sub> |
|                     |                                                                 |                                         | PLL1=     | 1, PLL0=1          |                                  |      | 33 <sup>1</sup> / <sub>3</sub>    |                   |
| t <sub>CPWH</sub>   | CKREF DC                                                        | T=1/f <sub>CKREF</sub>                  |           |                    | 0.2                              | 0.5  | 0.8                               | Т                 |
| t <sub>CPWL</sub>   | CKREF DC                                                        | T=1/f <sub>CKREF</sub>                  |           | 1                  | 0.2                              | 0.5  | 0.8                               | Т                 |
| t <sub>CLKT</sub>   | LVCMOS Input Transition Time <sup>(5)</sup>                     | 10-90%                                  |           |                    |                                  |      | 20                                | ns                |
| t <sub>SPWH/L</sub> | STROBE Pulse Width HIGH/LOW                                     | T=1/f <sub>CKREF</sub>                  |           |                    | T x <sup>4</sup> / <sub>14</sub> |      | T x <sup>10</sup> / <sub>14</sub> | ns                |
| t <sub>stc</sub>    | DP <sub>(n)</sub> Setup to STROBE<br>(DIRI=1, f=5MHz)           | Setup Time<br>STROBE<br>DP[1:12] X      |           | Data               | 2.5                              |      |                                   | ns                |
| t <sub>HTC</sub>    | DP <sub>(n)</sub> Hold to STROBE<br>(DIRI=1, f=5MHz)            | Hold Time<br>STROBE<br>DP[1:12]         |           | ← t <sub>HTC</sub> | 2.0                              |      |                                   | ns                |
| Serializer          | AC Electrical Characteristics                                   |                                         |           |                    |                                  |      |                                   |                   |
| t <sub>TCCD</sub>   | Transmitter Clock Input to Clock<br>Output Delay <sup>(6)</sup> | CKS-<br>CKS+<br>CKP                     | OBE=CKREF | VDD/2              | 21a+1.5                          |      | 23a+6.5                           | ns                |
| Phase Lo            | ock Loop (PLL) AC Electrical Characteris                        | stics                                   |           |                    | 1                                |      |                                   |                   |
| t <sub>TPLLS0</sub> | Serializer PLL Stabilization Time                               | CKREF toggling a                        | nd stable |                    | 200                              |      | 600                               | μs                |
| t <sub>TPLLD0</sub> | PLL Disable Time Loss of Clock                                  |                                         |           | 1                  |                                  |      | 30.0                              | μs                |
| t <sub>TPLLD1</sub> | PLL Power-Down Time                                             |                                         |           | 20                 |                                  |      | 20.0                              | ns                |
| Deserializ          | zer AC Electrical Characteristics                               |                                         |           |                    |                                  |      |                                   |                   |
| Symbol              | Parameter                                                       | Test Cond                               | tions     |                    | Min.                             | Ту   | o. Max.                           | Ur                |
|                     | Data Valid → ← t <sub>PDV</sub>                                 |                                         | PWS1      | PWS0               |                                  |      |                                   |                   |
|                     | СКР                                                             | - f <sub>STRB</sub> =f <sub>CKREF</sub> | 0         | 0                  | 7a-3                             |      | 7a+3                              |                   |
| t <sub>RCOL</sub>   |                                                                 | f <sub>STRB</sub> =f <sub>CKREF</sub>   | 0         | 1                  | 7a-3                             |      | 7a+3                              | n                 |
|                     | DP[1:12] Data X                                                 |                                         | KREF 1    | 0                  | 13a-3                            |      | 13a+3                             |                   |
|                     |                                                                 | f <sub>STRB</sub> =.5x f <sub>Cl</sub>  |           | 1                  | 17a-3                            |      | 17a+3                             | _                 |
|                     |                                                                 |                                         |           | 1                  |                                  |      |                                   |                   |

# AC Electrical Characteristics (Continued)

| Γ |                                                            |                                            |                     | S1=0,S0=1 | 3  |    |
|---|------------------------------------------------------------|--------------------------------------------|---------------------|-----------|----|----|
|   | t <sub>RFD</sub>                                           | Output Rise/Fall Time Data<br>(20% to 80%) | C <sub>L</sub> =8pF | S1=1,S0=0 | 8  | ns |
|   |                                                            |                                            | S1=1,S0=1           | 5         |    |    |
| Γ |                                                            |                                            |                     | S1=0,S0=1 | 2  |    |
|   | t <sub>RFC</sub> Output Rise/Fall Time CKP<br>(20% to 80%) | C∟=8pF                                     | S1=1,S0=0           | 7         | ns |    |
|   |                                                            |                                            |                     | S1=1,S0=1 | 4  |    |

#### Notes:

5. Parameter is characterized, but not production tested.

6. The average bit time "a" is a function of the serializer CKREF frequency; a=(1/f)/14.

#### **Logic Timing Controls**

| Symbol                                         | Parameter                                              | Test Conditions              | Min. | Тур. | Max. | Unit |
|------------------------------------------------|--------------------------------------------------------|------------------------------|------|------|------|------|
| t <sub>PHL_DIR</sub> ,<br>t <sub>PLH_DIR</sub> | Propagation Delay DIRI to /DIRO                        | DIRI L->H or H->L            |      |      | 17   | ns   |
| $t_{\text{PLZ}},t_{\text{PHZ}}$                | Propagation Delay DIRI to DP                           | DIRI L->H or H->L            |      |      | 25   | ns   |
| tdisdes                                        | Deserializer Disable Time: S0 or S1 LOW to DPTri-State | ; DIRI=0,                    |      |      | 25   | ns   |
| t <sub>DISSER</sub>                            | Serializer Disable Time: S0 or S1 LOW to CKP HIGH      | DIRI=1; S1(0) and S0(1)=H->L |      |      | 25   | ns   |

# **Tape and Reel Specifications**



| 6 | х | 6 |  |
|---|---|---|--|
|   |   |   |  |

Notes:

 $A_0$ ,  $B_0$ , and  $K_0$  dimensions are determined with respect to the EIA/JEDEC RS-481 rotational and lateral movement requirements (see sketches A, B, and C).

1.40

8.00

4.00

2.00

0.30

0.07

12.00

9.30

5.50

#### **MLP Shipping Reel Dimensions**

5.35

1.55

1.50

1.75

5.35



© 2008 Fairchild Semiconductor Corporation FIN212AC • Rev. 1.1.1

#### Tape and Reel Specifications (Continued)

#### **BGA Embossed Tape Dimensions**



Notes:

 $A_0$ ,  $B_0$ , and  $K_0$  dimensions are determined with respect to the EIA/JEDEC RS-481 rotational and lateral movement requirements (see sketches A, B, and C).





| Order Number | Operating Temperature Range | Package Description                                                          | Packing Method |
|--------------|-----------------------------|------------------------------------------------------------------------------|----------------|
| FIN212ACMLX  | -30 to 70°C                 | 32-Terminal Molded Leadless Package (MLP),<br>Quad, JEDEC MO-220, 5mm Square | Tape & Reel    |

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/.

µSerDes™ FIN212AC —



Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/.

#### FAIRCHILD SEMICONDUCTOR TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. 2Cool™ FPS™ Svnc-Lock™ AccuPower™ F-PFS™ FRFET® AX-CAP® PowerTrench<sup>®</sup> Global Power Resource BitSiC™ TinyBoost™ PowerXS<sup>™</sup> GreenBridge™ Build it Now™ TinvBuck™ Programmable Active Droop™ CorePLUS™ Green FPS™ TinvCalc™ OFFT Green FPS™ e-Series™ **CorePOWER™** TinyLogic® OS™ Gmax⊤ TINYOPTO **CROSSVOLT**™ Quiet Series™ GTO™ CTI ™ TinvPower™ RapidConfigure™ TinyPWM™ IntelliMAX™ Current Transfer Logic™ 0 DEUXPEED **ISOPLANAR**<sup>TM</sup> TinyWire™ Saving our world, 1mW/W/kW at a time™ Dual Cool™ Making Small Speakers Sound Louder TranSiC™ SignalWise™ EcoSPARK<sup>®</sup> and Better TriFault Detect™ SmartMax™ EfficientMax™ MegaBuck™ TRUECURRENT®\* SMART START MICROCOUPLER ESBC™ μSerDes™ Solutions for Your Success™ R MicroFET™ F $\mu_{\scriptscriptstyle{\mathsf{Ser}}}$ SPM MicroPak™ Fairchild® STEAL THT MicroPak2™ UHC Fairchild Semiconductor® SuperFET<sup>®</sup> MillerDrive™ Ultra FRFET™ FACT Quiet Series™ SuperSOT™-3 MotionMax™ UniFET SuperSOT™-6 FACT mWSaver™ FAST® VCX™ SuperSOT™-8 OptoHiT™ VisualMax™ FastvCore™ SupreMOS<sup>®</sup> OPTOLOGIC® VoltagePlus™ SyncFET™ FETBench™ **OPTOPLANAR®** XS™ \* Trademarks of System General Corporation, used under license by Fairchild Semiconductor. DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS. SPECIFICALLY THE WARRANTY THEREIN. WHICH COVERS THESE PRODUCTS. LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild staking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                             |
|--------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                          |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make<br>changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                    |

Rev. 164

µSerDes ™ FIN212AC

I

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC