



SLLSE18-JANUARY 2010

# 1-Mbps QUAD DIGITAL ISOLATORS

Check for Samples: ISO7241A-EP

### **FEATURES**

www.ti.com

- 4000-V<sub>peak</sub> Isolation, 560-V<sub>peak</sub> V<sub>IORM</sub>
  - UL 1577, IEC 60747-5-2 (VDE 0884, Rev 2), IEC 61010-1, IEC 60950-1 and CSA Approved
- 4-kV ESD Protection
- Operates With 3.3-V or 5-V Supplies
- Typical 25-Year Life at Rated Working Voltage (See Application Note (SLLA197) and Figure 10)
- High Electromagnetic Immunity
   (See Application Report (SLLA181))

### **APPLICATIONS**

- Industrial Fieldbus
- Computer Peripheral Interface
- Servo Control Interface
- Data Acquisition

# SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Military (-55°C/125°C) Temperature Range<sup>(1)</sup>
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability



(1) Additional temperature ranges available - contact factory

### DESCRIPTION

See the Product Notification section. The ISO7241A is a quad-channel digital isolator with multiple channel configurations and output enable functions. This device has logic input and output buffers separated by TI's silicon dioxide (SiO<sub>2</sub>) isolation barrier. Used in conjunction with isolated power supplies, this device blocks high voltage, isolate grounds, and prevent noise currents from entering the local ground and interfering with or damaging sensitive circuitry.

The ISO7241A has three channels the same direction and one channel in opposition.

This device has TTL input thresholds and a noise-filter at the input that prevents transient pulses from being passed to the output of the device.

A periodic update pulse is sent across the barrier to ensure the proper dc level of the output. If this dc-refresh pulse is not received, the input is assumed to be unpowered or not being actively driven, and the failsafe circuit drives the output to a logic high state. (See ISO7240CF (SLLS869) or contact TI for a logic low failsafe option).

The ISO7241A may be powered from either 3.3-V or 5-V supplies on either side in any 3.3-V / 3.3-V, 5-V / 5-V, 5-V / 3.3-V, or 3.3-V / 5-V combination. Note that the signal input pins are 5-V tolerant regardless of the voltage supply level being used.

This device is characterized for operation over the ambient temperature range of -55°C to 125°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# ISO7241A-EP



#### SLLSE18-JANUARY 2010

www.ti.com

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### FUNCTION DIAGRAM



#### Table 1. Device Function Table<sup>(1)</sup>

| INPUT V <sub>CC</sub> | OUTPUT V <sub>CC</sub> | INPUT<br>(IN) | OUTPUT ENABLE<br>(EN) | OUTPUT<br>(OUT) |
|-----------------------|------------------------|---------------|-----------------------|-----------------|
|                       |                        | Н             | H or Open             | Н               |
| PU                    | PU                     | L             | H or Open             | L               |
| PU                    |                        | Х             | L                     | Z               |
|                       |                        | Open          | H or Open             | Н               |
| PD                    | PU                     | Х             | H or Open             | Н               |
| PD                    | PU                     | Х             | L                     | Z               |

(1) PU = Powered Up; PD = Powered Down ; X = Irrelevant; H = High Level; L = Low Level **Table 2. ORDERING INFORMATION**<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE <sup>(2</sup> | 2)   | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-----------------------|------|-----------------------|------------------|
| –55°C to 125°C | DW                    | Reel | ISO7241AMDWREP        | ISO7241AM        |

 For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

(2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



www.ti.com

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

|                |                              |                                                         |                                          |          | VALUE     | UNIT |
|----------------|------------------------------|---------------------------------------------------------|------------------------------------------|----------|-----------|------|
| $V_{CC}$       | Supply voltag                | ge <sup>(2)</sup> , V <sub>CC1</sub> , V <sub>CC2</sub> |                                          |          | –0.5 to 6 | V    |
| VI             | Voltage at IN                | Voltage at IN, OUT, EN Output current                   |                                          |          | –0.5 to 6 | V    |
| I <sub>O</sub> | Output currer                | nt                                                      |                                          |          | ±15       | mA   |
|                |                              | Human Body Model                                        | JEDEC Standard 22, Test Method A114-C.01 |          | ±4        |      |
| ESD            | Electrostatic<br>discharge   | Field-Induced-Charged Device<br>Model                   | JEDEC Standard 22, Test Method C101      | All pins | ±1        | kV   |
|                |                              | Machine Model                                           | ANSI/ESDS5.2-1996                        |          | ±200      | V    |
| TJ             | Maximum junction temperature |                                                         |                                          |          |           | °C   |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal and are peak voltage values.

#### **RECOMMENDED OPERATING CONDITIONS**

|                   |                                                                                             | MIN  | TYP | MAX      | UNIT |
|-------------------|---------------------------------------------------------------------------------------------|------|-----|----------|------|
| $V_{CC}$          | Supply voltage <sup>(1)</sup> , V <sub>CC1</sub> , V <sub>CC2</sub>                         | 3.15 |     | 5.5      | V    |
| I <sub>OH</sub>   | High-level output current                                                                   |      |     | 4        | mA   |
| I <sub>OL</sub>   | Low-level output current                                                                    | -4   |     |          | mA   |
| t <sub>ui</sub>   | Input pulse width                                                                           | 1    |     |          | μs   |
| 1/t <sub>ui</sub> | Signaling rate                                                                              | 0    |     | 1000     | kbps |
| $V_{\text{IH}}$   | High-level input voltage (IN) (EN on all devices)                                           | 2    |     | $V_{CC}$ | V    |
| VIL               | Low-level input voltage (IN) (EN on all devices)                                            | 0    |     | 0.8      | V    |
| TJ                | Junction temperature                                                                        |      |     | 150      | °C   |
| Н                 | External magnetic field-strength immunity per IEC 61000-4-8 and IEC 61000-4-9 certification |      |     | 1000     | A/m  |

(1) For the 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 4.5 V to 5.5 V. For the 3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 3.15 V to 3.6 V.

TEXAS INSTRUMENTS

www.ti.com

SLLSE18-JANUARY 2010

### ELECTRICAL CHARACTERISTICS: $V_{CC1}$ and $V_{CC2}$ at 5-V<sup>(1)</sup> OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                      | TEST CONDITIONS                                                         | MIN                   | TYP | MAX | UNIT  |  |
|---------------------|--------------------------------|-------------------------------------------------------------------------|-----------------------|-----|-----|-------|--|
| SUPPL               | Y CURRENT                      | •                                                                       |                       |     |     |       |  |
|                     | Quiescent                      | $V_{I} = V_{CC}$ or 0 V, All channels, no load, EN <sub>1</sub> at 3 V, |                       | 0.5 | 11  | ··· A |  |
| I <sub>CC1</sub>    | 1 Mbps                         | EN <sub>2</sub> at 3 V                                                  |                       | 6.5 | 11  | mA    |  |
|                     | Quiescent                      | $V_1 = V_{CC}$ or 0 V, All channels, no load, EN <sub>1</sub> at 3 V,   |                       | 13  | 20  | (     |  |
| I <sub>CC2</sub>    | 1 Mbps                         | EN <sub>2</sub> at 3 V                                                  |                       | 13  | 20  | mA    |  |
| ELECTI              | RICAL CHARACTERISTICS          |                                                                         |                       |     |     |       |  |
| I <sub>OFF</sub>    | Sleep mode output current      | EN at 0 V, Single channel                                               |                       | 0   |     | μA    |  |
| .,                  | High-level output voltage      | I <sub>OH</sub> = -4 mA, See Figure 1                                   | V <sub>CC</sub> – 0.8 |     | V   |       |  |
| V <sub>OH</sub>     |                                | $I_{OH} = -20 \ \mu A$ , See Figure 1                                   | V <sub>CC</sub> – 0.1 |     |     | v     |  |
| V                   |                                | I <sub>OL</sub> = 4 mA, See Figure 1                                    |                       |     | 0.4 | V     |  |
| V <sub>OL</sub>     | Low-level output voltage       | I <sub>OL</sub> = 20 μA, See Figure 1                                   |                       |     | 0.1 | v     |  |
| V <sub>I(HYS)</sub> | Input voltage hysteresis       |                                                                         |                       | 150 |     | mV    |  |
| I <sub>IH</sub>     | High-level input current       | $ \mathbf{h} $ from $0.1/10.1/10$                                       |                       |     | 10  |       |  |
| IIL                 | Low-level input current        | IN from 0 V to V <sub>CC</sub>                                          | -10                   |     |     | μA    |  |
| CI                  | Input capacitance to ground    | IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6\pi t)$                            |                       | 2   |     | pF    |  |
| CMTI                | Common-mode transient immunity | $V_{I} = V_{CC}$ or 0 V, See Figure 4                                   | 25                    | 50  |     | kV/µs |  |

 $\begin{array}{ll} \mbox{(1)} & \mbox{For the 5-V operation, V}_{CC1} \mbox{ or V}_{CC2} \mbox{ is specified from 4.5 V to 5.5 V.} \\ & \mbox{For the 3-V operation, V}_{CC1} \mbox{ or V}_{CC2} \mbox{ is specified from 3.15 V to 3.6 V.} \end{array}$ 

# SWITCHING CHARACTERISTICS: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 5-V OPERATION

over recommended operating conditions (unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                          | See Figure 1    | 40  |     | 95  | 20   |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> – t <sub>PLH</sub> | See Figure 1    |     |     | 10  | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew <sup>(2)</sup>                              |                 |     |     | 2   | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | See Figure 1    |     | 2   |     |      |
| t <sub>f</sub>                      | Output signal fall time                                                    | See Figure 1    |     | 2   |     | ns   |
| t <sub>PHZ</sub>                    | Propagation delay, high-level-to-high-impedance output                     |                 |     | 15  | 20  |      |
| t <sub>PZH</sub>                    | Propagation delay, high-impedance-to-high-level output                     | Cas Figure 0    |     | 15  | 20  |      |
| t <sub>PLZ</sub>                    | Propagation delay, low-level-to-high-impedance output                      | See Figure 2    |     | 15  | 20  | ns   |
| t <sub>PZL</sub>                    | Propagation delay, high-impedance-to-low-level output                      |                 |     | 15  | 20  |      |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss                           | See Figure 3    |     | 12  |     | μs   |

(1) Also referred to as pulse skew.

(2)  $t_{sk(o)}$  is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.



SLLSE18-JANUARY 2010

www.ti.com

### ELECTRICAL CHARACTERISTICS: V<sub>CC1</sub> at 5-V, V<sub>CC2</sub> at 3.3-V<sup>(1)</sup> OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                      | TEST CONDITIONS                                                         | MIN                   | TYP | MAX | UNIT  |  |
|---------------------|--------------------------------|-------------------------------------------------------------------------|-----------------------|-----|-----|-------|--|
| SUPPL               | Y CURRENT                      | •                                                                       |                       |     |     |       |  |
|                     | Quiescent                      | $V_{I} = V_{CC}$ or 0 V, All channels, no load, EN <sub>1</sub> at 3 V, |                       | 0.5 |     |       |  |
| I <sub>CC1</sub>    | 1 Mbps                         | EN <sub>2</sub> at 3 V                                                  |                       | 6.5 | 11  | mA    |  |
|                     | Quiescent                      | $V_{I} = V_{CC}$ or 0 V, All channels, no load, EN <sub>1</sub> at 3 V, |                       | 8   | 13  | ~ ^   |  |
| I <sub>CC2</sub>    | 1 Mbps                         | EN <sub>2</sub> at 3 V                                                  |                       | 8   | 13  | mA    |  |
| ELECT               | RICAL CHARACTERISTICS          |                                                                         | ·                     |     | ·   |       |  |
| I <sub>OFF</sub>    | Sleep mode output current      | EN at 0 V, Single channel                                               |                       | 0   |     | μA    |  |
| V <sub>OH</sub>     | High-level output voltage      | I <sub>OH</sub> = -4 mA, See Figure 1 (5-V side)                        | V <sub>CC</sub> – 0.8 |     |     | V     |  |
|                     |                                | $I_{OH} = -20 \ \mu A$ , See Figure 1                                   | V <sub>CC</sub> – 0.1 |     |     | v     |  |
| V                   |                                | I <sub>OL</sub> = 4 mA, See Figure 1                                    |                       |     | 0.4 | V     |  |
| V <sub>OL</sub>     | Low-level output voltage       | I <sub>OL</sub> = 20 μA, See Figure 1                                   |                       |     | 0.1 | V     |  |
| V <sub>I(HYS)</sub> | Input voltage hysteresis       |                                                                         |                       | 150 |     | mV    |  |
| I <sub>IH</sub>     | High-level input current       | IN from 0 \/ to \/                                                      |                       |     | 10  |       |  |
| I <sub>IL</sub>     | Low-level input current        | IN from 0 V to V <sub>CC</sub>                                          | -10                   |     |     | μA    |  |
| CI                  | Input capacitance to ground    | IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6\pi t)$                            |                       | 2   |     | pF    |  |
| CMTI                | Common-mode transient immunity | $V_1 = V_{CC}$ or 0 V, See Figure 4                                     | 25                    | 50  |     | kV/µs |  |

(1) For the 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 4.5 V to 5.5 V. For the 3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 3.15 V to 3.6 V.

### SWITCHING CHARACTERISTICS: $V_{\text{CC1}}$ at 5-V, $V_{\text{CC2}}$ at 3.3-V OPERATION

over recommended operating conditions (unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                          | See Figure 1    | 40  |     | 100 | 20   |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> – t <sub>PLH</sub> | See Figure 1    |     |     | 11  | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew (2)                                         |                 |     |     | 3   | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    |                 |     | 2   |     |      |
| t <sub>f</sub>                      | Output signal fall time                                                    | See Figure 1    |     | 2   |     | ns   |
| t <sub>PHZ</sub>                    | Propagation delay, high-level-to-high-impedance output                     |                 |     | 15  | 20  |      |
| t <sub>PZH</sub>                    | Propagation delay, high-impedance-to-high-level output                     |                 |     | 15  | 20  |      |
| t <sub>PLZ</sub>                    | Propagation delay, low-level-to-high-impedance output                      | See Figure 2    |     | 15  | 20  | ns   |
| t <sub>PZL</sub>                    | Propagation delay, high-impedance-to-low-level output                      |                 |     | 15  | 20  |      |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss                           | See Figure 3    |     | 18  |     | μs   |

(1) Also known as pulse skew

(2)  $t_{sk(o)}$  is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.

TEXAS INSTRUMENTS

www.ti.com

SLLSE18-JANUARY 2010

# ELECTRICAL CHARACTERISTICS: $V_{CC1}$ at 3.3-V, $V_{CC2}$ at 5-V<sup>(1)</sup> OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                      | TEST CON                                                                                       | DITIONS                            | MIN                   | TYP | MAX | UNIT  |
|---------------------|--------------------------------|------------------------------------------------------------------------------------------------|------------------------------------|-----------------------|-----|-----|-------|
| SUPPLY              | CURRENT                        | •                                                                                              |                                    | *                     |     |     |       |
|                     | Quiescent                      | $V_{I} = V_{CC}$ or 0 V, All channels, no load, EN <sub>1</sub> at 3 V, EN <sub>2</sub> at 3 V |                                    |                       | 4   | 7   |       |
| I <sub>CC1</sub>    | 1 Mbps                         | $v_{I} = v_{CC}$ or 0 v, All channels, no                                                      | load, $EN_1$ at 3 V, $EN_2$ at 3 V |                       | 4   | 7   | mA    |
|                     | Quiescent                      |                                                                                                |                                    |                       | 13  | 20  |       |
| I <sub>CC2</sub>    | 1 Mbps                         | $V_{I} = V_{CC}$ or 0 V, All channels, no                                                      | load, $EN_1$ at 3 V, $EN_2$ at 3 V |                       | 13  | 20  | mA    |
| ELECTR              | RICAL CHARACTERISTICS          | •                                                                                              |                                    | •                     |     |     |       |
| I <sub>OFF</sub>    | Sleep mode output current      | EN at V <sub>CC</sub> , Single channel                                                         |                                    |                       | 0   |     | μA    |
| V <sub>OH</sub>     | High-level output voltage      | I <sub>OH</sub> = -4 mA, See Figure 1                                                          | (5-V side)                         | V <sub>CC</sub> – 0.8 |     |     | V     |
|                     |                                | $I_{OH} = -20 \ \mu A$ , See Figure 1                                                          |                                    | V <sub>CC</sub> – 0.1 |     |     | v     |
| V                   |                                | $I_{OL}$ = 4 mA, See Figure 1<br>$I_{OL}$ = 20 µA, See Figure 1                                |                                    |                       |     | 0.4 | V     |
| V <sub>OL</sub>     | Low-level output voltage       |                                                                                                |                                    |                       |     | 0.1 | v     |
| V <sub>I(HYS)</sub> | Input voltage hysteresis       |                                                                                                |                                    |                       | 150 |     | mV    |
| I <sub>IH</sub>     | High-level input current       |                                                                                                |                                    |                       |     | 10  | ۵     |
| I <sub>IL</sub>     | Low-level input current        | IN from 0 V to V <sub>CC</sub>                                                                 |                                    | -10                   |     |     | μA    |
| CI                  | Input capacitance to ground    | IN at V <sub>CC</sub> , V <sub>I</sub> = 0.4 sin (4E6 $\pi$ t)                                 |                                    |                       | 2   |     | pF    |
| CMTI                | Common-mode transient immunity | $V_I = V_{CC}$ or 0 V, See Figure 4                                                            |                                    | 25                    | 50  |     | kV/µs |

(1) For the 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 4.5 V to 5.5 V. For the 3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 3.15 V to 3.6 V.

### SWITCHING CHARACTERISTICS: $V_{cc1}$ at 3.3-V and $V_{cc2}$ at 5-V OPERATION

over recommended operating conditions (unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                          |                 | 40  |     | 100 |      |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> – t <sub>PLH</sub> | See Figure 1    |     |     | 11  | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew <sup>(2)</sup>                              |                 |     |     | 2.5 | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | See Figure 1    |     | 2   |     |      |
| t <sub>f</sub>                      | Output signal fall time                                                    |                 |     | 2   |     | ns   |
| t <sub>PHZ</sub>                    | Propagation delay, high-level-to-high-impedance output                     |                 |     | 15  | 20  |      |
| t <sub>PZH</sub>                    | Propagation delay, high-impedance-to-high-level output                     |                 |     | 15  | 20  |      |
| t <sub>PLZ</sub>                    | Propagation delay, low-level-to-high-impedance output                      | See Figure 2    |     | 15  | 20  | ns   |
| t <sub>PZL</sub>                    | Propagation delay, high-impedance-to-low-level output                      |                 |     | 15  | 20  |      |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss                           | See Figure 3    |     | 12  |     | μs   |

(1) Also known as pulse skew

(2)  $t_{sk(0)}$  is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.

6



SLLSE18-JANUARY 2010

www.ti.com

# ELECTRICAL CHARACTERISTICS: $V_{CC1}$ and $V_{CC2}$ at 3.3 $V^{(1)}$ OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                      | TEST CONDITIONS                                                         | MIN                   | TYP | MAX | UNIT  |  |
|---------------------|--------------------------------|-------------------------------------------------------------------------|-----------------------|-----|-----|-------|--|
| SUPPL               | Y CURRENT                      |                                                                         | į                     |     |     |       |  |
|                     | Quiescent                      | $V_{I} = V_{CC}$ or 0 V, all channels, no load, EN <sub>1</sub> at 3 V, |                       | 4   | 7   | A     |  |
| I <sub>CC1</sub>    | 1 Mbps                         | EN <sub>2</sub> at 3 V                                                  |                       | 4   | 7   | mA    |  |
|                     | Quiescent                      | $V_{I} = V_{CC}$ or 0 V, all channels, no load, EN <sub>1</sub> at 3 V, |                       | 8   | 13  | A     |  |
| I <sub>CC2</sub>    | 1 Mbps                         | EN <sub>2</sub> at 3 V                                                  |                       | 8   | 13  | mA    |  |
| ELECT               | RICAL CHARACTERISTICS          |                                                                         | ·                     |     |     |       |  |
| I <sub>OFF</sub>    | Sleep mode output current      | EN at 0 V, single channel                                               |                       | 0   |     | μA    |  |
| .,                  | High-level output voltage      | I <sub>OH</sub> = -4 mA, See Figure 1                                   | $V_{CC} - 0.4$        |     |     | V     |  |
| V <sub>OH</sub>     |                                | $I_{OH} = -20 \ \mu A$ , See Figure 1                                   | V <sub>CC</sub> – 0.1 |     |     | v     |  |
| V                   |                                | I <sub>OL</sub> = 4 mA, See Figure 1                                    |                       |     | 0.4 | V     |  |
| V <sub>OL</sub>     | Low-level output voltage       | I <sub>OL</sub> = 20 μA, See Figure 1                                   |                       |     | 0.1 | V     |  |
| V <sub>I(HYS)</sub> | Input voltage hysteresis       |                                                                         |                       | 150 |     | mV    |  |
| I <sub>IH</sub>     | High-level input current       |                                                                         |                       |     | 10  |       |  |
| IIL                 | Low-level input current        | IN from 0 V or V <sub>CC</sub>                                          | -10                   |     |     | μA    |  |
| CI                  | Input capacitance to ground    | IN at $V_{CC}$ , $V_{I} = 0.4 \sin (4E6\pi t)$                          |                       | 2   |     | pF    |  |
| CMTI                | Common-mode transient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 4                   | 25                    | 50  |     | kV/µs |  |

(1) For the 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 4.5 V to 5.5 V. For the 3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 3.15 V to 3.6 V.

### SWITCHING CHARACTERISTICS: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 3.3-V OPERATION

over recommended operating conditions (unless otherwise noted)

|                                     | PARAMETER                                              | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------------------------|--------------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                      | See Figure 1    | 45  |     | 110 | ~~   |
| PWD                                 | Pulse-width distortion $ t_{PHL} - t_{PLH} ^{(1)}$     | See Figure 1    |     |     | 12  | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew <sup>(2)</sup>          |                 |     |     | 3.5 |      |
| t <sub>r</sub>                      | Output signal rise time                                | - See Figure 1  |     | 2   |     | ns   |
| t <sub>f</sub>                      | Output signal fall time                                |                 |     | 2   |     |      |
| t <sub>PHZ</sub>                    | Propagation delay, high-level-to-high-impedance output |                 |     | 15  | 20  |      |
| t <sub>PZH</sub>                    | Propagation delay, high-impedance-to-high-level output |                 |     | 15  | 20  | ~~   |
| t <sub>PLZ</sub>                    | Propagation delay, low-level-to-high-impedance output  | See Figure 2    |     | 15  | 20  | ns   |
| t <sub>PZL</sub>                    | Propagation delay, high-impedance-to-low-level output  |                 |     | 15  | 20  |      |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss       | See Figure 3    |     | 18  |     | μs   |

(1) Also referred to as pulse skew.

(2)  $t_{sk(o)}$  is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.



www.ti.com

#### SLLSE18-JANUARY 2010

#### PARAMETER MEASUREMENT INFORMATION



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle, t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3 ns, Z<sub>0</sub> = 50 $\Omega$ .
- B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

#### Figure 1. Switching Characteristic Test Circuit and Voltage Waveforms





- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle, t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3 ns, Z<sub>O</sub> = 50 $\Omega$ .
- B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

Figure 2. Enable/Disable Propagation Delay Time Test Circuit and Waveform



SLLSE18-JANUARY 2010

www.ti.com

#### **PARAMETER MEASUREMENT INFORMATION (continued)**



- A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.
- B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle, t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3 ns, Z<sub>O</sub> = 50 $\Omega$ .

#### Figure 3. Failsafe Delay Time Test Circuit and Voltage Waveforms



- A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.
- B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle, t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3 ns, Z<sub>O</sub> = 50 $\Omega$ .

#### Figure 4. Common-Mode Transient Immunity Test Circuit and Voltage Waveform

www.ti.com

### **DEVICE INFORMATION**

### PACKAGE CHARACTERISTICS

| PARAMETER       |                                           | TEST CONDITIONS                                                                                                      | MIN   | TYP               | MAX | UNIT |
|-----------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------|-------------------|-----|------|
| L(I01)          | Minimum air gap (Clearance)               | Shortest terminal-to-terminal distance through air                                                                   | 8.34  |                   |     | mm   |
| L(I02)          | Minimum external tracking (Creepage)      | Shortest terminal-to-terminal distance across the package surface                                                    | 8.1   |                   |     | mm   |
|                 | Minimum Internal Gap (Internal Clearance) | Distance through the insulation                                                                                      | 0.008 |                   |     | mm   |
| R <sub>IO</sub> | Isolation resistance                      | Input to output, $V_{IO}$ = 500 V, all pins on each side of the barrier tied together creating a two-terminal device |       | >10 <sup>12</sup> |     | Ω    |
| CIO             | Barrier capacitance Input to output       | V <sub>I</sub> = 0.4 sin (4E6πt)                                                                                     |       | 2                 |     | pF   |
| CI              | Input capacitance to ground               | V <sub>I</sub> = 0.4 sin (4E6πt)                                                                                     |       | 2                 |     | pF   |

### **DEVICE I/O SCHEMATICS**



#### **REGULATORY INFORMATION**

| VDE                                  | CSA                                               | UL                                                                 |
|--------------------------------------|---------------------------------------------------|--------------------------------------------------------------------|
| Certified according to IEC 60747-5-2 | Approved under CSA Component Acceptance<br>Notice | Recognized under 1577 Component Recognition Program <sup>(1)</sup> |
| File Number: 40016131                | File Number: 1698195                              | File Number: E181974                                               |

(1) Production tested  $\geq$  3000 Vrms for 1 second in accordance with UL 1577.

### THERMAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                            | TEST CONDITIONS                                                                                                                                              | MIN | TYP | MAX | UNIT  |
|----------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| 0                    | lunation to air                      | Low-K Thermal Resistance <sup>(1)</sup>                                                                                                                      |     | 168 |     | °C AM |
| $\theta_{JA}$        | Junction-to-air                      | High-K Thermal Resistance 96.1                                                                                                                               |     |     |     | °C/W  |
| $\theta_{JB}$        | Junction-to-Board Thermal Resistance |                                                                                                                                                              |     | 61  |     | °C/W  |
| $\theta_{\text{JC}}$ | Junction-to-Case Thermal Resistance  |                                                                                                                                                              |     | 48  |     | °C/W  |
| PD                   | Device Power Dissipation             | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, \text{ T}_{\text{J}} = 150^{\circ}\text{C}, \text{ C}_{\text{L}} = 15 \text{ pF},$<br>Input a 50% duty cycle square wave |     |     | 220 | mW    |

(1) Tested in accordance with the Low-K or High-K thermal metric definitions of EIA/JESD51-3 for leaded surface mount packages.

# ISO7241A-EP







TEXAS INSTRUMENTS

www.ti.com

SLLSE18-JANUARY 2010

#### **APPLICATION INFORMATION**





#### LIFE EXPECTANCY vs. WORKING VOLTAGE



Figure 10. Time-Dependant Dielectric Breakdown Testing Results

12 Submit Documentation Feedback



www.ti.com

#### PRODUCT NOTIFICATION

An ISO7241A anomaly occurs when a negative-going pulse below the specified 1-µs minimum bit width is input to the device. The output locks in a logic-low condition until the next rising edge occurs after a 1-µs period.

Positive noise edges in pulses of less than the minimum specified 1 µs have no effect on the device, and are properly filtered.

To prevent noise from interfering with ISO7241A performance, it is recommended that an appropriately sized capacitor be placed on each input of the device



Figure 11. ISO7241A Anomaly



10-Jun-2014

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|---------------------|--------------|-------------------------|---------|
| ISO7241AMDWREP   | ACTIVE        | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-3-260C-168 HR | -55 to 125   | ISO7241AM               | Samples |
| V62/10606-01XE   | ACTIVE        | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-3-260C-168 HR | -55 to 125   | ISO7241AM               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

10-Jun-2014

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF ISO7241A-EP :

Catalog: ISO7241A

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

### **TAPE AND REEL INFORMATION**





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| I |                             | Baakaga | Package | Dine | S |  |
|---|-----------------------------|---------|---------|------|---|--|
| 1 | *All dimensions are nominal |         |         |      |   |  |

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO7241AMDWREP | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

28-Apr-2016



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO7241AMDWREP | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

# **GENERIC PACKAGE VIEW**

# SOIC - 2.65 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4040000-2/H

# **DW0016B**



# **PACKAGE OUTLINE**

SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- Per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



# DW0016B

# **EXAMPLE BOARD LAYOUT**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0016B

# **EXAMPLE STENCIL DESIGN**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated