











ISO7842, ISO7842F

SLLSEJ0G - OCTOBER 2014-REVISED MARCH 2017

# ISO7842x High-Performance, 8000-V<sub>PK</sub> Reinforced Quad-Channel Digital Isolator

### **Features**

- Signaling Rate: Up to 100 Mbps
- Wide Supply Range: 2.25 V to 5.5 V
- 2.25-V to 5.5-V Level Translation
- Wide Temperature Range: -55°C to +125°C
- Low-Power Consumption, Typical 1.7 mA per Channel at 1 Mbps
- Low Propagation Delay: 11 ns Typical (5-V Supplies)
- Industry leading CMTI (Min): ±100 kV/μs
- Robust Electromagnetic Compatibility (EMC)
- System-Level ESD, EFT, and Surge Immunity
- Low Emissions
- Isolation Barrier Life: >40 Years
- Wide Body SOIC-16 Package and Extra-Wide Body SOIC-16 Package Options
- Safety and Regulatory Approvals:
  - 8000-V<sub>PK</sub> Reinforced Isolation per DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
  - 5.7-kV<sub>RMS</sub> Isolation for 1 Minute per UL 1577
  - CSA Component Acceptance Notice 5A, IEC 60950-1 and IEC 60601-1 End Equipment Standards
  - CQC Certification per GB4943.1-2011
  - TUV Certification per EN 61010-1 and EN
  - All DW Package Certifications Complete; DWW Package Certifications Complete per UL, VDE, TUV and Planned for CSA and CQC

# 2 Applications

- **Industrial Automation**
- Motor Control
- **Power Supplies**
- Solar Inverters
- Medical Equipment
- Hybrid Electric Vehicles

# 3 Description

The ISO7842x device is a high-performance, quadchannel digital isolator with a 8000-V<sub>PK</sub> isolation device has reinforced isolation certifications according to VDE, CSA, CQC, and TUV. The isolator provides high electromagnetic immunity and low emissions at low-power consumption, while isolating CMOS or LVCMOS digital I/Os. Each isolation channel has a logic input and output buffer separated by a silicon-dioxide (SiO<sub>2</sub>) insulation barrier.

This device comes with enable pins that can be used to put the respective outputs in high impedance for multi-master driving applications and to reduce power consumption. The ISO7842 device has two forward and two reverse-direction channels. If the input power or signal is lost, the default output is high for the ISO7842 device and *low* for the ISO7842F device. See the Device Functional Modes section for further details.

Used in conjunction with isolated power supplies, this device helps prevent noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry. Through innovative chip design and layout techniques, electromagnetic compatibility of the ISO7842 device has been significantly enhanced to ease system-level ESD, EFT, surge, and emissions compliance.

The ISO7842 device is available in 16-pin SOIC wide-body (DW) and extra-wide body (DWW) packages.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)    |
|-------------|----------|--------------------|
| ISO7842     | DW (16)  | 10.30 mm × 7.50 mm |
| ISO7842F    | DWW (16) | 10.30 mm × 14.0 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



V<sub>CCI</sub> and GNDI are supply and ground connections respectively for the input channels.

V<sub>CCO</sub> and GNDO are supply and ground connections respectively for the output channels.



#### **Table of Contents**

| 1 | Features 1                                          |    | 6.19 Typical Characteristics                        | 16               |
|---|-----------------------------------------------------|----|-----------------------------------------------------|------------------|
| 2 | Applications 1                                      | 7  | Parameter Measurement Information                   | 17               |
| 3 | Description 1                                       | 8  | Detailed Description                                | 19               |
| 4 | Revision History2                                   |    | 8.1 Overview                                        | 19               |
| 5 | Pin Configuration and Functions5                    |    | 8.2 Functional Block Diagram                        | 19               |
| 6 | Specifications6                                     |    | 8.3 Feature Description                             | 20               |
| • | 6.1 Absolute Maximum Ratings 6                      |    | 8.4 Device Functional Modes                         | <mark>2</mark> 1 |
|   | 6.2 ESD Ratings                                     | 9  | Application and Implementation                      | 22               |
|   | 6.3 Recommended Operating Conditions                |    | 9.1 Application Information                         | 22               |
|   | 6.4 Thermal Information                             |    | 9.2 Typical Application                             | 22               |
|   | 6.5 Power Ratings 7                                 | 10 | Power Supply Recommendations                        | 2 <sup>4</sup>   |
|   | 6.6 Insulation Specifications 8                     | 11 | Layout                                              | 25               |
|   | 6.7 Safety-Related Certifications9                  |    | 11.1 Layout Guidelines                              |                  |
|   | 6.8 Safety Limiting Values9                         |    | 11.2 Layout Example                                 | 25               |
|   | 6.9 Electrical Characteristics-5-V Supply 10        | 12 | Device and Documentation Support                    | 26               |
|   | 6.10 Supply Current Characteristics–5-V Supply 10   |    | 12.1 Documentation Support                          |                  |
|   | 6.11 Electrical Characteristics—3.3-V Supply 11     |    | 12.2 Related Links                                  | 26               |
|   | 6.12 Supply Current Characteristics—3.3-V Supply 11 |    | 12.3 Receiving Notification of Documentation Update | tes 26           |
|   | 6.13 Electrical Characteristics—2.5-V Supply 12     |    | 12.4 Community Resources                            | 26               |
|   | 6.14 Supply Current Characteristics—2.5-V Supply 12 |    | 12.5 Trademarks                                     | 26               |
|   | 6.15 Switching Characteristics—5-V Supply 13        |    | 12.6 Electrostatic Discharge Caution                | 26               |
|   | 6.16 Switching Characteristics—3.3-V Supply 13      |    | 12.7 Glossary                                       | 26               |
|   | 6.17 Switching Characteristics—2.5-V Supply 14      | 13 | Mechanical, Packaging, and Orderable                |                  |
|   | 6.18 Insulation Characteristics Curves              |    | Information                                         | 27               |
|   |                                                     |    |                                                     |                  |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Ci       | nanges from Revision F (April 2016) to Revision G                                                                                                               | Page         |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| •        | Changed part numbers in the Power Ratings table (previously Power Dissipation Characteristics)                                                                  | <del>7</del> |
| •        | Changed the input-to-output test voltage parameter to apparent charge in the Insulation Specifications                                                          | 8            |
| <u>-</u> | Added the Receiving Notification of Documentation Updates section                                                                                               | 26           |
| CI       | hanges from Revision E (March 2016) to Revision F                                                                                                               | Page         |
| •        | Changed the number of years for the isolation barrier life in the Features section                                                                              | 1            |
| •        | VDE certification is now complete                                                                                                                               | 1            |
| •        | Changed V <sub>CCO</sub> to V <sub>CCI</sub> for the minimum value of the input threshold voltage hysteresis parameter in all electrical characteristics tables | 10           |
| •        | Added V <sub>CM</sub> to the test condition of the common-mode transient immunity parameter in all electrical characteristics tables                            | 10           |
|          |                                                                                                                                                                 |              |

Changes from Revision D (December 2015) to Revision E

Changed the Safety and Regulatory Approvals list of Features

Added Features "TUV Certification per EN 61010-1 and EN 60950-1"

Changed text in the first paragraph of the Description From: "certifications according to VDE, CSA, and CQC". To: "certifications according to VDE, CSA, CQC, and TUV."

Added Note 1 to Insulation Characteristics

8

Submit Documentation Feedback

Copyright © 2014–2017, Texas Instruments Incorporated



| •         | Changed IEC 60664-1 Ratings Table                                                                                                                            |                                   |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
|           | Added TUV to the Regulatory Information section and Regulatory Information. Deleted Note 1 in Regulatory Information                                         | 9                                 |
| <u>.</u>  | Changed Device I/O Schematics                                                                                                                                | 21                                |
| Cŀ        | hanges from Revision C (July 2015) to Revision D                                                                                                             | Page                              |
| •         | Added Features: DW Package Certifications Complete; DWW Certifications Planned                                                                               | 1                                 |
| •         | Added text to the <i>Description</i> : and extra-wide body (DWW) packages.                                                                                   |                                   |
| •         | Added package: Extra wide SOIC, DWW (16) to the Device Information table                                                                                     | 1                                 |
| •         | Added the 16-DWW Package to Package Insulation and Safety-Related Specifications                                                                             | 8                                 |
| •         | Added the DWW package information to Package Insulation and Safety-Related Specifications                                                                    | 8                                 |
| •         | Added the DWW package information to Regulatory Information                                                                                                  | 9                                 |
| •         | Changed the MIN value of CMTI in <i>Electrical Characteristics</i> –5-V <i>Supply</i> , 5 V table From: 70 To: 100 kV/μs, deleted the TYP value of 100 kV/μs | 10                                |
| •         | Added the Supply Current - ISO7842DW and ISO7842FDW section to the Supply Current Characteristics-5-V Supply                                                 | 10                                |
| •         | Added the Supply Current - ISO7842DWW and ISO7842FDWW section to the Supply Current Characteristics–5-V Supply                                               | 10                                |
| •         | Changed the MIN value of CMTI in <i>Electrical Characteristics</i> —3.3-V Supply, 5 V table From: 70 To: 100 kV/μs, deleted the TYP value of 100 kV/μs       |                                   |
| •         | Added the Supply Current - ISO7842DW and ISO7842FDW section to the Supply Current Characteristics—3.3-V Supply                                               | 11                                |
| •         | Added the Supply Current - ISO7842DWW and ISO7842FDWW section to the Supply Current Characteristics—3.3-V Supply                                             | 11                                |
| •         | Changed the MIN value of CMTI in <i>Electrical Characteristics</i> —2.5-V Supply, 5 V table From: 70 To: 100 kV/μs, deleted the TYP value of 100 kV/μs       | 12                                |
| •         | Added the Supply Current - ISO7842DW and ISO7842FDW section to the Supply Current Characteristics—2.5-V Supply                                               | 12                                |
| •         | Added the Supply Current - ISO7842DWW and ISO7842FDWW section to the Supply Current Characteristics—2.5-V Supply                                             | 12                                |
| •         | Added text to the Application Information section: " isolation voltage per UL 1577."                                                                         | 22                                |
| _         |                                                                                                                                                              |                                   |
|           | Added device ISO7482F to the datasheet                                                                                                                       | 1<br>e 1                          |
| Ch        | Added device ISO7482F to the datasheet                                                                                                                       | 1<br>e 1                          |
| Ch        | Added device ISO7482F to the datasheet                                                                                                                       | 1<br>2 1<br>15                    |
|           | Added device ISO7482F to the datasheet                                                                                                                       | 1<br>2 1<br>15<br>16              |
| Ch        | Added device ISO7482F to the datasheet                                                                                                                       | 1<br>2 1<br>15<br>16              |
| Ch        | Added device ISO7482F to the datasheet                                                                                                                       | 1<br>15<br>16<br>18               |
| Ch        | Added device ISO7482F to the datasheet                                                                                                                       | 1 15 16 18 21                     |
|           | Added device ISO7482F to the datasheet                                                                                                                       | 15 15 16 18 21  Page              |
| Ch        | Added device ISO7482F to the datasheet                                                                                                                       | 15 15 15 18 21                    |
| <u>Ch</u> | Added device ISO7482F to the datasheet                                                                                                                       | 15<br>15<br>16<br>21<br>Page<br>1 |

# ISO7842, ISO7842F





| SL       | LSEJ0G - OCTOBER 2014-REVISED MARCH 2017                                                                                                                                                                                | www.ti.com |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| •        | Changed the Simplified Schematic and added Notes 1 and 2                                                                                                                                                                | 1          |
| •        | Added the Power Dissipation Characteristics table                                                                                                                                                                       | 7          |
| •        | Changed Package Insulation and Safety-Related Specifications                                                                                                                                                            | 8          |
| •        | Changed Insulation Characteristics title From: DIN V VDE 0884-10 (VDE V 0884-10) and UL 1577 Insulation Characteristics To: Insulation Characteristics                                                                  |            |
| •        | Changed Insulation Characteristics                                                                                                                                                                                      | 8          |
| •        | Changed the Test Condition of CTI of the table in Package Insulation and Safety-Related Specifications                                                                                                                  | 8          |
| •        | Changed the MIN value of CTI From" > 600 V To: 600 V                                                                                                                                                                    | 8          |
| •        | Changed the table in Regulatory Information                                                                                                                                                                             | 9          |
| •        | Changed Switching Characteristics Test Circuit and Voltage Waveforms                                                                                                                                                    | 17         |
| •        | Changed Enable/Disable Propagation Delay Time Test Circuit and Waveform                                                                                                                                                 | 17         |
| •        | Changed From: V <sub>CC1</sub> To: V <sub>CCl</sub> in Default Output Delay Time Test Circuit and Voltage Waveforms                                                                                                     | 18         |
| •        | Changed Common-Mode Transient Immunity Test Circuit                                                                                                                                                                     | 18         |
| •        | Deleted INPUT-SIDE and OUTPUT-SIDE from columns 1 and 2 of Function Table                                                                                                                                               | 21         |
| •        | Changed the Application Information section                                                                                                                                                                             | 22         |
| •        | Changed the Application Information section                                                                                                                                                                             | 22         |
| <u>•</u> | Added text and typical circuit hook-up figure to the Detailed Design Procedure section                                                                                                                                  | 23         |
| Cł       | nanges from Original (October 2014) to Revision A                                                                                                                                                                       | Page       |
| •        | Changed Feature From: All Agencies Approvals Pending To: All Agencies Approvals Planned                                                                                                                                 | 1          |
| •        | Changed statement in the Description From; "This device is certified to meet reinforced isolation requirements VDE and CSA." To: "This device is being reviewed for reinforced isolation certification by VDE and CSA." |            |
| •        | Changed R <sub>IO</sub> MIN value From: 10 <sup>9</sup> To: 10 <sup>11</sup> in the Package Insulation and Safety-Related Specifications table                                                                          | 8          |
| •        | Changed the first row of information in the Regulatory Information table                                                                                                                                                | 9          |



# 5 Pin Configuration and Functions

### DW and DWW Packages 16-Pin SOIC Top View



#### **Pin Functions**

| PIN              | l   | 1/0 | DECORPORTION                                                                                                             |  |
|------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------|--|
| NAME             | NO. | 1/0 | DESCRIPTION                                                                                                              |  |
| EN1              | 7   | 1   | Output enable 1. Output pins on side 1 are enabled when EN1 is high or open and in high-impedance state when EN1 is low. |  |
| EN2              | 10  | I   | Output enable 2. Output pins on side 2 are enabled when EN2 is high or open and in high-impedance state when EN2 is low. |  |
| GND1             | 2   |     | Ground connection for V <sub>CC1</sub>                                                                                   |  |
| GNDT             | 8   |     | Ground connection for V <sub>CC1</sub>                                                                                   |  |
| GND2             | 9   |     | Ground connection for V <sub>CC2</sub>                                                                                   |  |
| GND2             | 15  |     | Ground connection for V <sub>CC2</sub>                                                                                   |  |
| INA              | 3   | 1   | Input, channel A                                                                                                         |  |
| INB              | 4   | 1   | Input, channel B                                                                                                         |  |
| INC              | 12  | I   | Input, channel C                                                                                                         |  |
| IND              | 11  | 1   | Input, channel D                                                                                                         |  |
| OUTA             | 14  | 0   | Output, channel A                                                                                                        |  |
| OUTB             | 13  | 0   | Output, channel B                                                                                                        |  |
| OUTC             | 5   | 0   | Output, channel C                                                                                                        |  |
| OUTD             | 6   | 0   | Output, channel D                                                                                                        |  |
| V <sub>CC1</sub> | 1   | _   | Power supply, V <sub>CC1</sub>                                                                                           |  |
| V <sub>CC2</sub> | 16  | _   | Power supply, V <sub>CC2</sub>                                                                                           |  |



# Specifications

## 6.1 Absolute Maximum Ratings

See (1)

|                                        |               |                   | MIN  | MAX                   | UNIT |
|----------------------------------------|---------------|-------------------|------|-----------------------|------|
| V <sub>CC1</sub> ,<br>V <sub>CC2</sub> | Supply voltag | le <sup>(2)</sup> | -0.5 | 6                     | V    |
|                                        |               | INx               | -0.5 | $V_{CCX} + 0.5^{(3)}$ |      |
|                                        | Voltage       | OUTx              | -0.5 | $V_{CCX} + 0.5^{(3)}$ | V    |
|                                        |               | ENx               | -0.5 | $V_{CCX} + 0.5^{(3)}$ |      |
| Io                                     | Output currer | nt                | -15  | 15                    | mA   |
|                                        | Surge immun   | ity               |      | 12.8                  | kV   |
| T <sub>stg</sub>                       | Storage temp  | perature          | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                               | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | ±6000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1500 | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

|                                        |                           | <u></u>                               | MIN                                   | NOM | MAX                                   | UNIT |
|----------------------------------------|---------------------------|---------------------------------------|---------------------------------------|-----|---------------------------------------|------|
| V <sub>CC1</sub> ,<br>V <sub>CC2</sub> | Supply voltage            |                                       | 2.25                                  |     | 5.5                                   | V    |
|                                        |                           | $V_{CCO}^{(1)} = 5 \text{ V}$         | -4                                    |     |                                       |      |
| I <sub>OH</sub>                        | High-level output current | $V_{CCO}^{(1)} = 3.3 \text{ V}$       | -2                                    |     |                                       | mA   |
|                                        |                           | $V_{CCO}^{(1)} = 2.5 \text{ V}$       | -1                                    |     |                                       |      |
|                                        |                           | V <sub>CCO</sub> <sup>(1)</sup> = 5 V |                                       |     | 4                                     |      |
| I <sub>OL</sub>                        | Low-level output current  | $V_{CCO}^{(1)} = 3.3 \text{ V}$       |                                       |     | 2                                     | mA   |
|                                        |                           | $V_{CCO}^{(1)} = 2.5 \text{ V}$       |                                       |     | 1                                     |      |
| V <sub>IH</sub>                        | High-level input voltage  |                                       | 0.7 × V <sub>CCI</sub> <sup>(1)</sup> |     | V <sub>CCI</sub> <sup>(1)</sup>       | V    |
| V <sub>IL</sub>                        | Low-level input voltage   |                                       | 0                                     |     | 0.3 × V <sub>CCI</sub> <sup>(1)</sup> | V    |
| DR                                     | Signaling rate            |                                       | 0                                     |     | 100                                   | Mbps |
| $T_J$                                  | Junction temperature (2)  |                                       | -55                                   |     | 150                                   | °C   |
| T <sub>A</sub>                         | Ambient temperature       |                                       | -55                                   | 25  | 125                                   | °C   |

Submit Documentation Feedback

Copyright © 2014-2017, Texas Instruments Incorporated

All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values.

Maximum voltage must not exceed 6 V

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

 $<sup>\</sup>label{eq:VCC} V_{CCI} = Input\text{-side } V_{CC}; \ V_{CCO} = Output\text{-side } V_{CC}.$  To maintain the recommended operating conditions for  $T_J$ , see *Thermal Information*.



#### 6.4 Thermal Information

|                         |                                              | ISO       | 7842       |      |
|-------------------------|----------------------------------------------|-----------|------------|------|
|                         | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC) | DWW (SOIC) | UNIT |
|                         | THERMAL METRIC                               | 16 Pins   | 16 Pins    |      |
| $R_{\theta JA}$         | Junction-to-ambient thermal resistance       | 78.9      | 78.9       | °C/W |
| $R_{\theta JC(top)}$    | Junction-to-case(top) thermal resistance     | 41.6      | 41.1       | °C/W |
| $R_{\theta JB}$         | Junction-to-board thermal resistance         | 43.6      | 49.5       | °C/W |
| ΨЈТ                     | Junction-to-top characterization parameter   | 15.5      | 15.2       | °C/W |
| ΨЈВ                     | Junction-to-board characterization parameter | 43.1      | 48.8       | °C/W |
| $R_{\theta JC(bottom)}$ | Junction-to-case(bottom) thermal resistance  | N/A       | N/A        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Power Ratings

 $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150 ^{\circ}\text{C}, C_L = 15 \text{ pF}, input a 50 \text{ MHz } 50\% \text{ duty cycle square wave}$ 

|                 | 002 0 2                                         |                 |     |     |     |      |
|-----------------|-------------------------------------------------|-----------------|-----|-----|-----|------|
|                 | PARAMETER                                       | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| $P_D$           | Maximum power dissipation by ISO7842x           |                 |     |     | 200 | mW   |
| P <sub>D1</sub> | Maximum power dissipation by side-1 of ISO7842x |                 |     |     | 100 | mW   |
| P <sub>D2</sub> | Maximum power dissipation by side-2 of ISO7842x |                 |     |     | 100 | mW   |



# 6.6 Insulation Specifications

|                   | DADAMETER                                      | TEST COMPLETIONS                                                                                                                                                                                                               | SPECIF            | ICATION           |                  |
|-------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|------------------|
|                   | PARAMETER                                      | TEST CONDITIONS                                                                                                                                                                                                                | DW                | DWW               | UNIT             |
| GENE              | RAL                                            |                                                                                                                                                                                                                                | 1                 |                   |                  |
| CLR               | External clearance <sup>(1)</sup>              | Shortest pin-to-pin distance through air                                                                                                                                                                                       | >8                | >14.5             | mm               |
| CPG               | External creepage <sup>(1)</sup>               | Shortest pin-to-pin distance across the package surface High Voltage Feature Description                                                                                                                                       | >8                | >14.5             | mm               |
| DTI               | Distance through the insulation                | Minimum internal gap (internal clearance)                                                                                                                                                                                      | >21               | >21               | μm               |
| CTI               | Comparative tracking index                     | DIN EN 60112 (VDE 0303-11); IEC 60112; UL 746A                                                                                                                                                                                 | >600              | >600              | V                |
|                   | Material group                                 |                                                                                                                                                                                                                                | I                 | I                 |                  |
|                   | Overvoltage category per IEC                   | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                                                     | I–IV              | I–IV              |                  |
|                   | 60664-1                                        | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                                                    | I–III             | I–IV              |                  |
| DIN V             | VDE V 0884-10 (VDE V 0884-10):200              | 6-12 <sup>(2)</sup>                                                                                                                                                                                                            |                   |                   |                  |
| $V_{IORM}$        | Maximum repetitive peak isolation voltage      |                                                                                                                                                                                                                                | 2121              | 2828              | $V_{PK}$         |
| $V_{IOWM}$        | Maximum isolation working voltage              | AC voltage (sine wave); Time dependent dielectric breakdown (TDDB) Test, see Figure 1 and Figure 2                                                                                                                             | 1500              | 2000              | V <sub>RMS</sub> |
| 1011111           | 3 3                                            | DC voltage                                                                                                                                                                                                                     | 2121              | 2828              | $V_{DC}$         |
| V <sub>IOTM</sub> | Maximum transient isolation voltage            | V <sub>TEST</sub> = V <sub>IOTM</sub><br>t = 60 s (qualification)<br>t= 1 s (100% production)                                                                                                                                  | 8000              | 8000              | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup> | Test method per IEC 60065, 1.2/50 µs waveform,<br>V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> = 12800 V <sub>PK</sub> (qualification)                                                                                          | 8000              | 8000              | V <sub>PK</sub>  |
|                   |                                                | Method a: After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.2 \times V_{IORM} = 2545$ $V_{PK}$ (DW) and 3394 $V_{PK}$ (DWW), $t_m = 10$ s                                            | ≤5                | ≤5                |                  |
| $q_{pd}$          | Apparent charge <sup>(4)</sup>                 | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.6 \times V_{IORM} = 3394$ $V_{PK}$ (DW) and 4525 $V_{PK}$ (DWW), $t_m = 10$ s                                          | ≤5                | ≤5                | рС               |
|                   |                                                | Method b1: At routine test (100% production) and preconditioning (type test) $V_{ini} = V_{IOTM}, \ t_{ini} = 1 \ s; \\ V_{pd(m)} = 1.875 \times V_{IORM} = 3977 \ V_{PK} \ (DW) \ and \ 5303 \ V_{PK} \ (DWW), \ t_m = 1 \ s$ | ≤5                | ≤5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output (5)       | $V_{IO} = 0.4 \times \sin(2\pi ft)$ , f = 1 MHz                                                                                                                                                                                | 2                 | 2                 | pF               |
|                   |                                                | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                                                                 | >10 <sup>12</sup> | >10 <sup>12</sup> |                  |
| $R_{IO}$          | Isolation resistance, input to output (5)      | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                                                                        | >10 <sup>11</sup> | >10 <sup>11</sup> | Ω                |
|                   | output                                         | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                                                              | >10 <sup>9</sup>  | >10 <sup>9</sup>  |                  |
|                   | Pollution degree                               |                                                                                                                                                                                                                                | 2                 | 2                 |                  |
|                   | Climatic category                              |                                                                                                                                                                                                                                | 55/125/21         | 55/125/21         |                  |
| UL 157            | 77                                             | ·                                                                                                                                                                                                                              | 1                 | 1                 |                  |
| V <sub>ISO</sub>  | Withstand isolation voltage                    | $\begin{aligned} &V_{TEST}=V_{ISO}=5700~V_{RMS},~t=60~s~(qualification),\\ &V_{TEST}=1.2~\times~V_{ISO}=6840~V_{RMS},~t=1~s~(100\%\\ &production) \end{aligned}$                                                               | 5700              | 5700              | V <sub>RMS</sub> |

<sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications.

Submit Documentation Feedback

Copyright © 2014-2017, Texas Instruments Incorporated

<sup>(2)</sup> This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

Apparent charge is electrical discharge caused by a partial discharge (pd).

All pins on each side of the barrier tied together creating a two-pin device.



### 6.7 Safety-Related Certifications

Certifications for the DW package are complete. DWW package certifications are complete for UL, VDE and TUV and planned for CSA and CQC.

| VDE                                                                                                                                                                                                                                       | CSA                                                                                                                                                                                                                                                                                                                                             | UL                                                                 | CQC                                                                                                      | TUV                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Certified according to DIN<br>V VDE V 0884-10 (VDE V<br>0884-10):2006-12 and DIN<br>EN 60950-1 (VDE 0805<br>Teil 1):2011-01                                                                                                               | Approved under CSA<br>Component Acceptance<br>Notice 5A, IEC 60950-1 and<br>IEC 60601-1                                                                                                                                                                                                                                                         | Certified according to UL<br>1577 Component<br>Recognition Program | Certified according to GB 4943.1-2011                                                                    | Certified according to<br>EN 61010-1:2010 (3rd Ed) and<br>EN 60950-1:2006/A11:2009/A1:2010/<br>A12:2011/A2:2013                                                                                                                                                                                                                                                                |
| Reinforced insulation Maximum transient isolation voltage, 8000 V <sub>PK</sub> ; Maximum repetitive peak isolation voltage, 2121 V <sub>PK</sub> (DW), 2828 V <sub>PK</sub> (DWW); Maximum surge isolation voltage, 8000 V <sub>PK</sub> | Reinforced insulation per CSA 60950-1-07+A1+A2 and IEC 60950-1 2nd Ed., 800 $V_{RMS}$ (DW package) and 1450 $V_{RMS}$ (DWW package) max working voltage (pollution degree 2, material group I); 2 MOPP (Means of Patient Protection) per CSA 60601-1:14 and IEC 60601-1 Ed. 3.1, 250 $V_{RMS}$ (354 $V_{PK}$ ) max working voltage (DW package) | Single protection, 5700 V <sub>RMS</sub>                           | Reinforced Insulation, Altitude ≤ 5000 m, Tropical Climate, 250 V <sub>RMS</sub> maximum working voltage | $\begin{array}{c} 5700~V_{RMS}~Reinforced~insulation~per\\ EN~61010-1:2010~(3rd~Ed)~up~to\\ working~voltage~of~600~V_{RMS}~(DW\\ package)~and~1000~V_{RMS}~(DWW\\ package)\\ 5700~V_{RMS}~Reinforced~insulation~per\\ EN~60950-1:2006/A11:2009/A1:2010/\\ A12:2011/A2:2013~up~to~working\\ voltage~of~800~V_{RMS}~(DW~package)~and\\ 1450~V_{RMS}~(DWW~package)\\ \end{array}$ |
| Certificate number: 40040142                                                                                                                                                                                                              | Master contract number: 220991                                                                                                                                                                                                                                                                                                                  | File number: E181974                                               | Certificate number:<br>CQC15001121716                                                                    | Client ID number: 77311                                                                                                                                                                                                                                                                                                                                                        |

## 6.8 Safety Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

|                               | PARAMETER                                                                             | TEST CONDITIONS                                                                        | MIN | TYP | MAX  | UNIT |
|-------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|-----|------|------|
| Safety input output or supply | $R_{\theta JA} = 78.9^{\circ}C/W, V_I = 5.5 V, T_J = 150^{\circ}C, T_A = 25^{\circ}C$ |                                                                                        |     | 288 |      |      |
|                               | $R_{\theta JA} = 78.9^{\circ}C/W, V_I = 3.6 V, T_J = 150^{\circ}C, T_A = 25^{\circ}C$ |                                                                                        |     | 440 | mA   |      |
|                               | current                                                                               | $R_{\theta JA} = 78.9^{\circ}C/W, V_I = 2.75 V, T_J = 150^{\circ}C, T_A = 25^{\circ}C$ |     |     | 576  |      |
| P <sub>S</sub>                | Safety input, output, or total power                                                  | R <sub>0JA</sub> = 78.9°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C             |     |     | 1584 | mW   |
| T <sub>S</sub>                | Maximum safety temperature                                                            |                                                                                        |     |     | 150  | °C   |

The maximum safety temperature is the maximum junction temperature specified for the device. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* is that of a device installed on a high-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.



# 6.9 Electrical Characteristics-5-V Supply

 $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                     | PARAMETER                          | TEST CONDITIONS                                                                            | MIN                        | TYP                   | MAX | UNIT  |
|---------------------|------------------------------------|--------------------------------------------------------------------------------------------|----------------------------|-----------------------|-----|-------|
| V <sub>OH</sub>     | High-level output voltage          | I <sub>OH</sub> = -4 mA; see Figure 11                                                     | $V_{CCO}^{(1)} - 0.4$      | $V_{CCO}^{(1)} - 0.2$ |     | V     |
| V <sub>OL</sub>     | Low-level output voltage           | I <sub>OL</sub> = 4 mA; see Figure 11                                                      |                            | 0.2                   | 0.4 | V     |
| V <sub>I(HYS)</sub> | Input threshold voltage hysteresis |                                                                                            | 0.1 × V <sub>CCI</sub> (1) |                       |     | V     |
| I <sub>IH</sub>     | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx                            |                            |                       | 10  |       |
| I <sub>IL</sub>     | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                                        | -10                        |                       |     | μΑ    |
| CMTI                | Common-mode transient immunity     | $V_I = V_{CCI}^{(1)}$ or 0 V, $V_{CM} = 1500$ V; see Figure 14                             | 100                        |                       |     | kV/μs |
| Cı                  | Input capacitance                  | $V_1 = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 1 \text{ MHz}, $<br>$V_{CC} = 5 \text{ V}$ |                            | 2                     |     | pF    |

<sup>(1)</sup>  $V_{CCI} = Input\text{-side } V_{CC}$ ;  $V_{CCO} = Output\text{-side } V_{CC}$ .

# 6.10 Supply Current Characteristics-5-V Supply

 $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER      | TE                                                                   | ST CONDITIONS                                                                                  | SUPPLY<br>CURRENT                   | MIN TYP | MAX  | UNIT |
|----------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------|---------|------|------|
| ISO7842DW AN   | D ISO7842FDW                                                         |                                                                                                |                                     |         |      |      |
|                | Disable                                                              | EN1 = EN2 = 0V, $V_I = 0$ V (ISO7842F),<br>$V_I = V_{CCI}^{(1)}$ (ISO7842)                     | I <sub>CC1</sub> , I <sub>CC2</sub> | 1       | 1.5  | mA   |
|                | Disable                                                              | EN1 = EN2 = 0 V, $V_1 = V_{CCI}^{(1)}$<br>(ISO7842F), $V_1 = 0$ V (ISO7842)                    | I <sub>CC1</sub> , I <sub>CC2</sub> | 3.4     | 4.8  | mA   |
| Supply current | DO singel                                                            | V <sub>I</sub> = 0 V (ISO7842F), V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup><br>(ISO7842) | I <sub>CC1</sub> , I <sub>CC2</sub> | 2       | 2.7  | mA   |
| опрыу синен    | DC signal                                                            | $V_I = V_{CCI}^{(1)}$ (ISO7842F), $V_I = 0$ V (ISO7842)                                        | I <sub>CC1</sub> , I <sub>CC2</sub> | 4.4     | 6.1  | mA   |
|                | All channels switching with square wave clock input; $C_L = 15 \ pF$ | 1 Mbps                                                                                         | I <sub>CC1</sub> , I <sub>CC2</sub> | 3.3     | 4.6  | mA   |
|                |                                                                      | 10 Mbps                                                                                        | I <sub>CC1</sub> , I <sub>CC2</sub> | 4.2     | 5.6  | mA   |
|                |                                                                      | 100 Mbps                                                                                       | I <sub>CC1</sub> , I <sub>CC2</sub> | 13.7    | 16.6 | mA   |
| ISO7842DWW A   | ND ISO7842FDWW                                                       |                                                                                                |                                     |         |      |      |
|                | D: II                                                                | EN1 = EN2 = 0V, $V_I = 0$ V (ISO7842F),<br>$V_I = V_{CCI}^{(1)}$ (ISO7842)                     | I <sub>CC1</sub> , I <sub>CC2</sub> | 1       | 1.5  | mA   |
|                | Disable                                                              | EN1 = EN2 = 0 V, $V_1 = V_{CCI}^{(1)}$<br>(ISO7842F), $V_1 = 0$ V (ISO7842)                    | I <sub>CC1</sub> , I <sub>CC2</sub> | 3.4     | 4.8  | mA   |
| Supply current | DO singel                                                            | V <sub>I</sub> = 0 V (ISO7842F), V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup><br>(ISO7842) | I <sub>CC1</sub> , I <sub>CC2</sub> | 2       | 2.8  | mA   |
| Зирріу сипені  | DC signal                                                            | $V_I = V_{CCI}^{(1)}$ (ISO7842F), $V_I = 0 \text{ V}$ (ISO7842)                                | I <sub>CC1</sub> , I <sub>CC2</sub> | 4.4     | 6.3  | mA   |
|                | All channels switching with                                          | 1 Mbps                                                                                         | I <sub>CC1</sub> , I <sub>CC2</sub> | 3.4     | 4.7  | mA   |
|                | square wave clock input;                                             | 10 Mbps                                                                                        | I <sub>CC1</sub> , I <sub>CC2</sub> | 4.3     | 5.9  | mA   |
|                | $C_L = 15 pF$                                                        | 100 Mbps                                                                                       | I <sub>CC1</sub> , I <sub>CC2</sub> | 14      | 17.3 | mA   |

<sup>(1)</sup>  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .



# 6.11 Electrical Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| 001                 | 002                                |                                                                  | •                                     |                           |     |       |
|---------------------|------------------------------------|------------------------------------------------------------------|---------------------------------------|---------------------------|-----|-------|
|                     | PARAMETER                          | TEST CONDITIONS                                                  | MIN                                   | TYP                       | MAX | UNIT  |
| $V_{OH}$            | High-level output voltage          | I <sub>OH</sub> = −2 mA; see Figure 11                           | V <sub>CCO</sub> <sup>(1)</sup> - 0.4 | $V_{\rm CCO}^{(1)} - 0.2$ |     | V     |
| V <sub>OL</sub>     | Low-level output voltage           | I <sub>OL</sub> = 2 mA; see Figure 11                            |                                       | 0.2                       | 0.4 | V     |
| V <sub>I(HYS)</sub> | Input threshold voltage hysteresis |                                                                  | 0.1 × V <sub>CCI</sub> <sup>(1)</sup> |                           |     | V     |
| I <sub>IH</sub>     | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx  |                                       |                           | 10  | μΑ    |
| I <sub>IL</sub>     | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                              | -10                                   |                           |     | μΑ    |
| CMTI                | Common-mode transient immunity     | $V_{I} = V_{CCI}^{(1)}$ or 0 V, $V_{CM} = 1500$ V; see Figure 14 | 100                                   |                           |     | kV/μs |

<sup>(1)</sup>  $V_{CCI} = Input\text{-side } V_{CC}$ ;  $V_{CCO} = Output\text{-side } V_{CC}$ .

# 6.12 Supply Current Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER      | т                                                                          | EST CONDITIONS                                                                                               | SUPPLY<br>CURRENT                   | MIN TYP | MAX  | UNIT |
|----------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------|---------|------|------|
| ISO7842DW AN   | ID ISO7842FDW                                                              |                                                                                                              |                                     |         |      |      |
|                | Disable                                                                    | EN1 = EN2 = 0 V, V <sub>I</sub> = 0 V (ISO7842F), V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7842) | I <sub>CC1</sub> , I <sub>CC2</sub> | 1       | 1.5  | mA   |
|                | Disable                                                                    | EN1 = EN2 = 0 V, $V_I = V_{CCI}^{(1)}$ (ISO7842F), $V_I = 0$ V (ISO7842)                                     | I <sub>CC1</sub> , I <sub>CC2</sub> | 3.4     | 4.8  | mA   |
| Supply current | DO sissal                                                                  | V <sub>I</sub> = 0 V (ISO7842F), V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7842)                  | I <sub>CC1</sub> , I <sub>CC2</sub> | 2       | 2.7  | mA   |
| Supply surrent | DC signal                                                                  | $V_I = V_{CCI}^{(1)}$ (ISO7842F), $V_I = 0$ V (ISO7842)                                                      | I <sub>CC1</sub> , I <sub>CC2</sub> | 4.4     | 6.1  | mA   |
|                | All channels switching with square wave clock input; $C_L = 15 \text{ pF}$ | 1 Mbps                                                                                                       | I <sub>CC1</sub> , I <sub>CC2</sub> | 3.3     | 4.5  | mA   |
|                |                                                                            | 10 Mbps                                                                                                      | I <sub>CC1</sub> , I <sub>CC2</sub> | 4       | 5.2  | mA   |
|                |                                                                            | 100 Mbps                                                                                                     | I <sub>CC1</sub> , I <sub>CC2</sub> | 10.8    | 12.9 | mA   |
| ISO7842DWW a   | and ISO7842FDWW                                                            |                                                                                                              |                                     |         |      |      |
|                | Disable                                                                    | EN1 = EN2 = 0 V, $V_1$ = 0 V (ISO7842F), $V_1$ = $V_{CCI}^{(1)}$ (ISO7842)                                   | I <sub>CC1</sub> , I <sub>CC2</sub> | 1       | 1.5  | mA   |
|                | Disable                                                                    | EN1 = EN2 = 0 V, $V_I = V_{CCI}^{(1)}$ (ISO7842F), $V_I = 0$ V (ISO7842)                                     | I <sub>CC1</sub> , I <sub>CC2</sub> | 3.4     | 4.8  | mA   |
| Supply current | DC signal                                                                  | V <sub>I</sub> = 0 V (ISO7842F), V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7842)                  | I <sub>CC1</sub> , I <sub>CC2</sub> | 2       | 2.8  | mA   |
| oupply current | DC signal                                                                  | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7842F), V <sub>I</sub> = 0 V<br>(ISO7842)               | I <sub>CC1</sub> , I <sub>CC2</sub> | 4.4     | 6.3  | mA   |
|                | All channels switching with                                                | 1 Mbps                                                                                                       | I <sub>CC1</sub> , I <sub>CC2</sub> | 3.4     | 4.7  | mA   |
|                | square wave clock input;                                                   | 10 Mbps                                                                                                      | I <sub>CC1</sub> , I <sub>CC2</sub> | 4.1     | 5.5  | mA   |
|                | $C_L = 15 pF$                                                              | 100 Mbps                                                                                                     | I <sub>CC1</sub> , I <sub>CC2</sub> | 11      | 13.6 | mA   |

<sup>(1)</sup>  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .



# 6.13 Electrical Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| 001                 | 002                                | , ,                                                              | ,                                     |                       |     |       |
|---------------------|------------------------------------|------------------------------------------------------------------|---------------------------------------|-----------------------|-----|-------|
|                     | PARAMETER                          | TEST CONDITIONS                                                  | MIN                                   | TYP                   | MAX | UNIT  |
| $V_{OH}$            | High-level output voltage          | I <sub>OH</sub> = -1 mA; see Figure 11                           | $V_{CCO}^{(1)} - 0.4$                 | $V_{CCO}^{(1)} - 0.2$ |     | V     |
| V <sub>OL</sub>     | Low-level output voltage           | I <sub>OL</sub> = 1 mA; see Figure 11                            |                                       | 0.2                   | 0.4 | V     |
| V <sub>I(HYS)</sub> | Input threshold voltage hysteresis |                                                                  | 0.1 x V <sub>CCI</sub> <sup>(1)</sup> |                       |     | V     |
| I <sub>IH</sub>     | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx  |                                       |                       | 10  | μА    |
| I <sub>IL</sub>     | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                              | -10                                   |                       |     | μΑ    |
| CMTI                | Common-mode transient immunity     | $V_{I} = V_{CCI}^{(1)}$ or 0 V, $V_{CM} = 1500$ V; see Figure 14 | 100                                   |                       |     | kV/μs |

<sup>(1)</sup>  $V_{CCI} = Input\text{-side } V_{CC}$ ;  $V_{CCO} = Output\text{-side } V_{CC}$ .

# 6.14 Supply Current Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER      | TE                                                                         | EST CONDITIONS                                                                                                  | SUPPLY<br>CURRENT                   | MIN | TYP | MAX  | UNIT |
|----------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|------|
| ISO7842DW AN   | ID ISO7842FDW                                                              |                                                                                                                 |                                     |     |     |      |      |
|                | Disable                                                                    | EN1 = EN2 = 0 V, V <sub>I</sub> = 0 V (ISO7842F), V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7842)    | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 1   | 1.5  | mA   |
|                | Disable                                                                    | EN1 = EN2 = 0 V, $V_1 = V_{CC1}^{(1)}$ (ISO7842F), $V_1 = 0$ V (ISO7842)                                        | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 3.4 | 4.8  | mA   |
| Supply current | DO simul                                                                   | V <sub>I</sub> = 0 V (ISO7842F), V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7842)                     | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 2   | 2.7  | mA   |
| очры синст     | DC signal                                                                  | $V_I = V_{CCI}^{(1)}$ (ISO7842F), $V_I = 0$ V (ISO7842)                                                         | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 4.4 | 6.1  | mA   |
|                | All channels switching with square wave clock input; $C_L = 15 \text{ pF}$ | 1 Mbps                                                                                                          | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 3.2 | 4.5  | mA   |
|                |                                                                            | 10 Mbps                                                                                                         | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 3.7 | 5.1  | mA   |
|                |                                                                            | 100 Mbps                                                                                                        | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 8.9 | 10.8 | mA   |
| ISO7842DWW     | AND ISO7842FDWW                                                            |                                                                                                                 |                                     |     |     |      |      |
|                | Disable                                                                    | EN1 = EN2 = 0 V, $V_1$ = 0 V (ISO7842F), $V_1$ = $V_{CCI}^{(1)}$ (ISO7842)                                      | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 1   | 1.5  | mA   |
|                | Disable                                                                    | EN1 = EN2 = 0 V, V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7842F),<br>V <sub>I</sub> = 0 V (ISO7842) | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 3.4 | 4.8  | mA   |
| Supply current | DC signal                                                                  | V <sub>I</sub> = 0 V (ISO7842F), V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7842)                     | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 2   | 2.8  | mA   |
| очррну синсти  | DC signal                                                                  | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7842F), V <sub>I</sub> = 0 V<br>(ISO7842)                  | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 4.4 | 6.3  | mA   |
|                | All channels switching with                                                | 1 Mbps                                                                                                          | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 3.3 | 4.6  | mA   |
|                | square wave clock input;                                                   | 10 Mbps                                                                                                         | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 3.8 | 5.3  | mA   |
|                | C <sub>L</sub> = 15 pF                                                     | 100 Mbps                                                                                                        | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 9   | 11.5 | mA   |

<sup>(1)</sup>  $V_{CCI} = Input\text{-side } V_{CC}$ ;  $V_{CCO} = Output\text{-side } V_{CC}$ .



### 6.15 Switching Characteristics—5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 5 V ±10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                                                        | MIN | TYP  | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|-----|------|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | Con Figure 44                                                          | 6   | 11   | 16  | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 11                                                          |     | 0.55 | 4.1 | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time (2)                                    | Same-direction channels                                                |     |      | 2.5 | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time (3)                                                 |                                                                        |     |      | 4.5 | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | See Figure 11                                                          |     | 1.7  | 3.9 | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                    | See Figure 11                                                          |     | 1.9  | 3.9 | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                   |                                                                        |     | 12   | 20  | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                    |                                                                        |     | 12   | 20  | ns   |
|                                     | Enable propagation delay, high impedance-to-high output for ISO7842        | One Figure 40                                                          |     | 10   | 20  | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO7842F       | See Figure 12                                                          |     | 2    | 2.5 | μS   |
|                                     | Enable propagation delay, high impedance-to-low output for ISO7842         |                                                                        |     | 2    | 2.5 | μS   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO7842F        |                                                                        |     | 10   | 20  | ns   |
| t <sub>fs</sub>                     | Default output delay time from input power loss                            | Measured from the time V <sub>CC</sub> goes below 1.7 V. See Figure 13 |     | 0.2  | 9   | μS   |
| t <sub>ie</sub>                     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                              |     | 0.90 |     | ns   |

<sup>(1)</sup> Also known as pulse skew.

#### 6.16 Switching Characteristics—3.3-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 3.3 V ±10% (over recommended operating conditions unless otherwise noted)

|                     | PARAMETER                                                                  | TEST CONDITIONS                                                 | MIN | TYP  | MAX | UNIT |
|---------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------|-----|------|-----|------|
| $t_{PLH}, t_{PHL}$  | Propagation delay time                                                     | Con Figure 44                                                   | 6   | 10.8 | 16  | ns   |
| PWD                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 11                                                   |     | 0.7  | 4.2 | ns   |
| t <sub>sk(o)</sub>  | Channel-to-channel output skew time (2)                                    | Same-direction channels                                         |     |      | 2.2 | ns   |
| t <sub>sk(pp)</sub> | Part-to-part skew time (3)                                                 |                                                                 |     |      | 4.5 | ns   |
| t <sub>r</sub>      | Output signal rise time                                                    | See Figure 11                                                   |     | 0.8  | 3   | ns   |
| t <sub>f</sub>      | Output signal fall time                                                    | See Figure 11                                                   |     | 0.8  | 3   | ns   |
| t <sub>PHZ</sub>    | Disable propagation delay, high-to-high impedance output                   |                                                                 |     | 17   | 32  | ns   |
| t <sub>PLZ</sub>    | Disable propagation delay, low-to-high impedance output                    |                                                                 |     | 17   | 32  | ns   |
|                     | Enable propagation delay, high impedance-to-high output for ISO7842        | See Figure 12                                                   |     | 17   | 32  | ns   |
| t <sub>PZH</sub>    | Enable propagation delay, high impedance-to-high output for ISO7842F       |                                                                 |     | 2    | 2.5 | μS   |
|                     | Enable propagation delay, high impedance-to-low output for ISO7842         |                                                                 |     | 2    | 2.5 | μS   |
| t <sub>PZL</sub>    | Enable propagation delay, high impedance-to-low output for ISO7842F        |                                                                 |     | 17   | 32  | ns   |
| t <sub>fs</sub>     | Default output delay time from input power loss                            | Measured from the time $V_{CC}$ goes below 1.7 V. See Figure 13 |     | 0.2  | 9   | μS   |
| t <sub>ie</sub>     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                       |     | 0.91 |     | ns   |

<sup>1)</sup> Also known as Pulse Skew.

<sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



# 6.17 Switching Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                                                        | MIN | TYP  | MAX  | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|-----|------|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | Con Figure 44                                                          | 7.5 | 11.7 | 17.5 | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 11                                                          |     | 0.66 | 4.2  | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time (2)                                    | Same-direction Channels                                                |     |      | 2.2  | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time (3)                                                 |                                                                        |     |      | 4.5  | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | See Figure 11                                                          |     | 1    | 3.5  | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                    | See Figure 11                                                          |     | 1.2  | 3.5  | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                   |                                                                        |     | 22   | 45   | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                    | See Figure 12                                                          |     | 22   | 45   | ns   |
|                                     | Enable propagation delay, high impedance-to-high output for ISO7842        |                                                                        |     | 18   | 45   | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO7842F       |                                                                        |     | 2    | 2.5  | μS   |
|                                     | Enable propagation delay, high impedance-to-low output for ISO7842         |                                                                        |     | 2    | 2.5  | μS   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO7842F        |                                                                        |     | 18   | 45   | ns   |
| t <sub>fs</sub>                     | Default output delay time from input power loss                            | Measured from the time $V_{\text{CC}}$ goes below 1.7 V. See Figure 13 |     | 0.2  | 9    | μS   |
| t <sub>ie</sub>                     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                              |     | 0.91 |      | ns   |

<sup>(1)</sup> Also known as pulse skew.

Submit Documentation Feedback

Copyright © 2014–2017, Texas Instruments Incorporated

<sup>(</sup>z) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup>  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



#### 6.18 Insulation Characteristics Curves







Figure 4. Thermal Derating Curve for Limiting Power per VDE



### 6.19 Typical Characteristics





### 7 Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ . At the input, 50  $\Omega$  resistor is required to terminate Input Generator signal. It is not needed in actual application.
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 11. Switching Characteristics Test Circuit and Voltage Waveforms



Copyright © 2016, Texas Instruments Incorporated

- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  10 kHz, 50% duty cycle,  $t_f \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ .
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 12. Enable/Disable Propagation Delay Time Test Circuit and Waveform



# **Parameter Measurement Information (continued)**



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 13. Default Output Delay Time Test Circuit and Voltage Waveforms



Copyright © 2016, Texas Instruments Incorporated

A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 14. Common-Mode Transient Immunity Test Circuit



## 8 Detailed Description

#### 8.1 Overview

The ISO7842 device uses an ON-OFF keying (OOK) modulation scheme to transmit the digital data across a silicon-dioxide based isolation barrier. The transmitter sends a high-frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. If the EN pin is low then the output goes to high impedance. The ISO7842 device also incorporates advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions because of the high-frequency carrier and IO buffer switching. The conceptual block diagram of a digital capacitive isolator, Figure 15, shows a functional block diagram of a typical channel.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

Figure 15. Conceptual Block Diagram of a Digital Capacitive Isolator

Figure 16 shows a conceptual detail of how the ON-OFF keying scheme works.



Figure 16. On-Off Keying (OOK) Based Modulation Scheme

Copyright © 2014–2017, Texas Instruments Incorporated



### 8.3 Feature Description

Table 1 lists the device features.

**Table 1. Device Features** 

| PART NUMBER | CHANNEL DIRECTION | RATED ISOLATION                                             | MAXIMUM DATA RATE | DEFAULT OUTPUT |  |
|-------------|-------------------|-------------------------------------------------------------|-------------------|----------------|--|
| 1807942     | 2 Forward,        | 5700 V <sub>RMS</sub> / 8000 V <sub>PK</sub> <sup>(1)</sup> | 100 Mbps          | High           |  |
| ISO7842     | 2 Reverse         | 5700 VRMS / 6000 VPK (1)                                    | 100 Mbps          | High           |  |
| 10070405    | 2 Forward,        | 5700 V <sub>RMS</sub> / 8000 V <sub>PK</sub> <sup>(1)</sup> | 100 Mhna          | Low            |  |
| ISO7842F    | 2 Reverse         | 5700 VRMS / 6000 VPK \ /                                    | 100 Mbps          | Low            |  |

<sup>(1)</sup> See for detailed isolation ratings.

## 8.3.1 Electromagnetic Compatibility (EMC) Considerations

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge, and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO7842 device incorporates many chip-level design improvements for overall system robustness. Some of these improvements include

- Robust ESD protection cells for input and output signal pins and inter-chip bond pads.
- Low-resistance connectivity of ESD cells to supply and ground pins.
- Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
- Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
- PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
- Reduced common mode currents across the isolation barrier by ensuring purely differential internal operation.

O Submit Documentation Feedback

Copyright © 2014–2017, Texas Instruments Incorporated



#### 8.4 Device Functional Modes

Table 2 lists the ISO7842 functional modes.

Table 2. Function Table (1)

| V <sub>CCI</sub> | V <sub>cco</sub> | INPUT<br>(INx) <sup>(2)</sup> | OUTPUT<br>ENABLE<br>(ENx) | OUTPUT<br>(OUTx) | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|------------------|-------------------------------|---------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | PU               | Н                             | H or open                 | Н                | Normal Operation:                                                                                                                                                                                                                                                                                                                                                                                                           |
| PU               |                  | L                             | H or open                 | L                | A channel output assumes the logic state of its input.                                                                                                                                                                                                                                                                                                                                                                      |
|                  |                  | Open                          | H or open                 | Default          | Default mode: When INx is open, the corresponding channel output goes to its default logic state. Default= High for ISO7842 and Low for ISO7842F.                                                                                                                                                                                                                                                                           |
| Х                | PU               | Х                             | L                         | Z                | A low value of Output Enable causes the outputs to be high-impedance                                                                                                                                                                                                                                                                                                                                                        |
| PD               | PU               | X                             | H or open                 | Default          | Default mode: When $V_{\text{CCI}}$ is unpowered, a channel output assumes the logic state based on the selected default option. Default= High for IISO7842 and Low for ISO7842F. When $V_{\text{CCI}}$ transitions from unpowered to powered-up, a channel output assumes the logic state of its input. When $V_{\text{CCI}}$ transitions from powered-up to unpowered, channel output assumes the selected default state. |
| Х                | PD               | Х                             | х                         | Undetermined     | When $V_{\rm CCO}$ is unpowered, a channel output is undetermined $^{(3)}$ . When $V_{\rm CCO}$ transitions from unpowered to powered-up, a channel output assumes the logic state of its input                                                                                                                                                                                                                             |

- $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ ; PU = Powered up ( $V_{CC} \ge 2.25$  V); PD = Powered down ( $V_{CC} \le 1.7$  V); X = Irrelevant; H = High level; L = Low level ; Z = High Impedance
- A strongly driven input signal can weakly power the floating  $V_{CC}$  through an internal protection diode and cause undetermined output. The outputs are in undetermined state when 1.7 V <  $V_{CCI}$ ,  $V_{CCO}$  < 2.25 V.

#### 8.4.1 Device I/O Schematics



Copyright © 2016, Texas Instruments Incorporated

Figure 17. Device I/O Schematics



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

The ISO7842 device is a high-performance, quad-channel digital isolator with a  $5.7\text{-kV}_{RMS}$  isolation voltage per UL 1577. The device comes with enable pins on each side that can be used to put the respective outputs in high impedance for multi-master driving applications and reduce power consumption. The ISO7842 device uses single-ended CMOS-logic switching technology. The supply voltage range is from 2.25 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is,  $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

# 9.2 Typical Application

Figure 18 shows the typical isolated RS-232 interface implementation.



Figure 18. Isolated RS-232 Interface



# **Typical Application (continued)**

#### 9.2.1 Design Requirements

For this design example, use the parameters shown in Table 3.

**Table 3. Design Parameters** 

| PARAMETER                                              | VALUE         |
|--------------------------------------------------------|---------------|
| Supply voltage                                         | 2.25 to 5.5 V |
| Decoupling capacitor between V <sub>CC1</sub> and GND1 | 0.1 μF        |
| Decoupling capacitor from V <sub>CC2</sub> and GND2    | 0.1 μF        |

#### 9.2.2 Detailed Design Procedure

Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO7842 device only requires two external bypass capacitors to operate.



Figure 19. Typical ISO7842 Circuit Hook-Up

#### 9.2.3 Application Curve

The typical eye diagram of the ISO7842 device indicates low jitter and wide open eye at the maximum data rate of 100 Mbps.



Figure 20. Eye Diagram at 100 Mbps PRBS, 5 V and 25°C

Copyright © 2014–2017, Texas Instruments Incorporated



# 10 Power Supply Recommendations

To help ensure reliable operation at data rates and supply voltages, a 0.1- $\mu F$  bypass capacitor is recommended at input and output supply pins ( $V_{CC1}$  and  $V_{CC2}$ ). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas InstrumentsSN6501. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 Transformer Driver for Isolated Power Supplies.



# 11 Layout

#### 11.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 21). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/inch<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links
  usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, refer to Digital Isolator Design Guide.

#### 11.1.1 PCB Material

For digital circuit boards operating at less than 150 Mbps, (or rise and fall times greater than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics.

#### 11.2 Layout Example



Figure 21. Layout Example Schematic



# 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Digital Isolator Design Guide
- Isolation Glossary
- LP2985 150-mA Low-noise Low-dropout Regulator With Shutdown
- MSP430G2x32, MSP430G2x02 Mixed Signal Microcontroller
- SN6501 Transformer Driver for Isolated Power Supplies
- TRS232 Dual RS-232 Driver/Receiver With IEC61000-4-2 Protection

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**Table 4. Related Links** 

| PARTS    | PRODUCT FOLDER | ORDER NOW  | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|------------|---------------------|---------------------|---------------------|
| ISO7842  | Click here     | Click here | Click here          | Click here          | Click here          |
| ISO7842F | Click here     | Click here | Click here          | Click here          | Click here          |

### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





# **PACKAGE OUTLINE**

#### **DW0016B** SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. 5. Reference JEDEC registration MS-013.



# **EXAMPLE BOARD LAYOUT**

# **DW0016B**

# SOIC - 2.65 mm max height

OIC



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## **EXAMPLE STENCIL DESIGN**

# **DW0016B**

# SOIC - 2.65 mm max height



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  9. Board assembly site may have different recommendations for stencil design.



# **DWW0016A**



## PACKAGE OUTLINE

# SOIC - 2.65 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 mm per side.
- 4. This dimension does not include interlead flash.



## **EXAMPLE BOARD LAYOUT**

# **DWW0016A**

# SOIC - 2.65 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DWW0016A**

# SOIC - 2.65 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.





27-Feb-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins |      |                            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| ISO7842DW        | ACTIVE | SOIC         | DW                 | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842        | Samples |
| ISO7842DWR       | ACTIVE | SOIC         | DW                 | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842        | Samples |
| ISO7842DWW       | ACTIVE | SOIC         | DWW                | 16   | 45   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842        | Samples |
| ISO7842DWWR      | ACTIVE | SOIC         | DWW                | 16   | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842        | Samples |
| ISO7842FDW       | ACTIVE | SOIC         | DW                 | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842F       | Samples |
| ISO7842FDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842F       | Samples |
| ISO7842FDWW      | ACTIVE | SOIC         | DWW                | 16   | 45   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842F       | Samples |
| ISO7842FDWWR     | ACTIVE | SOIC         | DWW                | 16   | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842F       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# PACKAGE OPTION ADDENDUM

27-Feb-2017

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 3-Mar-2017

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All dimensions are nominal |      |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ISO7842DWR                 | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7842DWWR                | SOIC | DWW                | 16 | 1000 | 330.0                    | 24.4                     | 18.0       | 10.0       | 3.0        | 20.0       | 24.0      | Q1               |
| ISO7842FDWR                | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7842FDWWR               | SOIC | DWW                | 16 | 1000 | 330.0                    | 24.4                     | 18.0       | 10.0       | 3.0        | 20.0       | 24.0      | Q1               |

www.ti.com 3-Mar-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO7842DWR   | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| ISO7842DWWR  | SOIC         | DWW             | 16   | 1000 | 367.0       | 367.0      | 45.0        |
| ISO7842FDWR  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| ISO7842FDWWR | SOIC         | DWW             | 16   | 1000 | 367.0       | 367.0      | 45.0        |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.