

LM2725, LM2726

www.ti.com

SNVS144D-NOVEMBER 2000-REVISED MARCH 2013

## LM2725/LM2726 High Speed Synchronous MOSFET Drivers

Check for Samples: LM2725, LM2726

### FEATURES

- High Peak Output Current
- Adaptive Shoot-Through Protection
- 36V SW Pin Absolute Maximum Voltage
- Input Under-Voltage-Lock-Out
- Typical 20ns Internal Delay
- Plastic 8-pin SOIC Package

## **APPLICATIONS**

- High Current DC/DC Power Supplies
- High Input Voltage Switching Regulators
- Microprocessors

## DESCRIPTION

The LM2725/LM2726 is a family of dual MOSFET drivers that drive both the top MOSFET and bottom MOSFET in a push-pull structure simultaneously. It takes a logic level PWM input and splits it into two complimentary signals with a typical 20ns dead time in between. The built-in shoot-through protection circuitry prevents the top and bottom FETs from turning on simultaneously. With a bias voltage of 5V, the peak sourcing and sinking current for each driver of the LM2725 is about 1.2A and that of the LM2726 is about 3A. In an SOIC-8 package, each driver is able to handle 50mA average current. When EN signal is asserted the input UVLO (Under Voltage Lock Out) ensures that all the driver outputs stay low until the supply rail exceeds the power-on threshold during system power on, or after the supply rail drops below power-on threshold by a specified hysteresis during system power down. The cross-conduction protection circuitry detects both the driver outputs and will not turn on a driver until the other driver output is low. The top gate bias voltage needed by the top MOSFET can be obtained through an external bootstrap structure. Minimum input pulse width is as low as 55ns.

## **Typical Application**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



www.ti.com

### **Connection Diagram**

### 8-Lead Small Outline Package



### Figure 1. Top View

### **PIN DESCRIPTIONS**

| Pin | Name   | Function                                                                          |
|-----|--------|-----------------------------------------------------------------------------------|
| 1   | SW     | Top driver return. Should be connected to the common node of top and bottom FETs. |
| 2   | HG     | Top gate drive output.                                                            |
| 3   | CBOOT  | Bootstrap. Accepts a bootstrap voltage for powering the high-side driver.         |
| 4   | PWM_IN | Accepts a 5V-logic control signal.                                                |
| 5   | EN     | Chip Enable. Active HIGH. Must be asserted during power up and down.              |
| 6   | VCC    | Connect to +5V supply.                                                            |
| 7   | LG     | Bottom gate drive output.                                                         |
| 8   | GND    | Ground.                                                                           |

## **Block Diagram**





#### www.ti.com

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **ORDERING INFORMATION**<sup>(1)</sup>

| ORDER NUMBER | PACKAGE TYPE | STATUS |
|--------------|--------------|--------|
| LM2726M      | SOIC         | NRND   |
| LM2726M/NOPB | 3010         | NRND   |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

### Absolute Maximum Ratings (1)(2)

| VCC                                                   | 7.5V          |
|-------------------------------------------------------|---------------|
| СВООТ                                                 | 42V           |
| CBOOT to SW                                           | 8V            |
| SW to PGND                                            | 36V           |
| Junction Temperature                                  | +150°C        |
| Power Dissipation                                     | 720mW         |
| Storage Temperature                                   | −65° to 150°C |
| ESD Susceptibility<br>Human Body Model <sup>(4)</sup> | 1 kV          |
| Soldering Time, Temperature                           | 10sec., 300°C |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating ratings are conditions under which the device operates correctly. The gaurnteed specifications apply only for the listed test conditions. Some performance characteristics may degrade when the part is not operated under listed conditions.

- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) Maximum allowable power dissipation is a function of the maximum junction temperature,  $T_{JMAX}$ , the junction-to-ambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any ambient temperature is calculated using:  $P_{MAX} = (T_{JMAX} T_A) / \theta_{JA}$ . The junction-to-ambient thermal resistance,  $\theta_{JA}$ , for LM2725/LM2726 is 172°C/W. For a  $T_{JMAX}$  of 150°C and  $T_A$  of 25°C, the maximum allowable power dissipation is 0.7W.
- (4) ESD machine model susceptibility is 100V.

### Operating Ratings <sup>(1)</sup>

| VCC                        | 4V to 7V    |
|----------------------------|-------------|
| Junction Temperature Range | 0° to 125°C |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating ratings are conditions under which the device operates correctly. The gaurnteed specifications apply only for the listed test conditions. Some performance characteristics may degrade when the part is not operated under listed conditions.



www.ti.com

# Electrical Characteristics LM2725

VCC = CBOOT = 5V, SW = GND = 0V, unless otherwise specified. Typicals and limits appearing in plain type apply for  $T_A = T_J = +25^{\circ}$ C. Limits appearing in **boldface** type apply over the entire operating temperature range.

| Symbol                | Parameter                             | Condition                                                 | Min | Тур  | Max | Units |
|-----------------------|---------------------------------------|-----------------------------------------------------------|-----|------|-----|-------|
| POWER SUPPL           | Y                                     |                                                           |     |      |     | ·     |
| I <sub>q_op</sub>     | Operating Quiescent Current           | PWM_IN = 0V                                               |     | 180  | 250 | μA    |
| I <sub>q_sd</sub>     | Shutdown Quiescent Current            | EN = 0V, PWM_IN = 0V                                      |     | 0.5  | 15  | μA    |
| TOP DRIVER            | -                                     |                                                           |     | •    |     | *     |
|                       | Peak Pull-Up Current                  | Test Circuit 1, $V_{\text{bias}} = 5V$ , R = 0.1 $\Omega$ |     | 1.2  |     | А     |
|                       | Pull-Up Rds_on                        | $I_{CBOOT} = I_{HG} = 0.7A$                               |     | 2.4  |     | Ω     |
|                       | Peak Pull-down Current                | Test Circuit 2, $V_{\text{bias}} = 5V$ , R = 0.1 $\Omega$ |     | -1.0 |     | А     |
|                       | Pull-down Rds_on                      | $I_{SW} = I_{HG} = 0.7A$                                  |     | 1.4  |     | Ω     |
| t <sub>4</sub>        | Rise Time                             | Timing Diagram, $C_{LOAD} = 3.3$ nF                       |     | 17   |     | ns    |
| t <sub>6</sub>        | Fall Time                             |                                                           |     | 10   |     | ns    |
| t <sub>3</sub>        | Pull-Up Dead Time                     | Timing Diagram                                            |     | 23   |     | ns    |
| t <sub>5</sub>        | Pull-Down Delay                       | Timing Diagram, from PWM_IN<br>Falling Edge               |     | 21   |     | ns    |
| BOTTOM DRIV           | ER                                    |                                                           |     | •    |     |       |
|                       | Peak Pull-Up Current                  | Test Circuit 3, $V_{\text{bias}} = 5V$ , R = 0.1 $\Omega$ |     | 1.2  |     | А     |
|                       | Pull-up Rds_on                        | $I_{VCC} = I_{LG} = 0.7A$                                 |     | 2.6  |     | Ω     |
|                       | Peak Pull-down Current                | Test Circuit 4, $V_{bias}$ = 5V, R = 0.1 $\Omega$         |     | -2   |     | А     |
|                       | Pull-down Rds_on                      | $I_{GND} = I_{LG} = 0.7A$                                 |     | 0.65 |     | Ω     |
| t <sub>8</sub>        | Rise Time                             | Timing Diagram, $C_{LOAD} = 3.3$ nF                       |     | 18   |     | ns    |
| t <sub>2</sub>        | Fall Time                             |                                                           |     | 6    |     | ns    |
| t <sub>7</sub>        | Pull-up Dead Time                     | Timing Diagram                                            |     | 28   |     | ns    |
| t <sub>1</sub>        | Pull-down Delay                       | Timing Diagram, from PWM_IN<br>Rising Edge                |     | 15   |     | ns    |
| LOGIC                 |                                       |                                                           |     |      |     |       |
| V <sub>uvlo_up</sub>  | Power On Threshold                    | VCC rises from 0V toward 5V                               |     | 3.0  |     | V     |
| V <sub>uvlo_dn</sub>  | Under-Voltage-Lock-Out<br>Threshold   |                                                           |     | 2.5  |     | V     |
| V <sub>uvlo_hys</sub> | Under-Voltage-Lock-Out<br>Hysteresis  |                                                           |     | 0.5  |     | V     |
| V <sub>IH_EN</sub>    | EN Pin High Input                     |                                                           | 2.4 |      |     | V     |
| V <sub>IL_EN</sub>    | EN Pin Low Input                      |                                                           |     |      | 0.8 | V     |
| I <sub>leak_EN</sub>  | EN Pin Leakage Current                | EN = VCC = 5V                                             | -2  |      | 2   |       |
|                       |                                       | VCC = 5V, EN = 0V                                         | -2  |      | 2   | μA    |
| t <sub>on_min</sub>   | Minimum Positive Input Pulse<br>Width |                                                           |     | 55   |     |       |
| t <sub>off_min</sub>  | Minimum Negative Input Pulse<br>Width |                                                           |     | 55   |     | ns    |

(1) If after a rising edge, a falling edge occurs sooner than the specified value, the IC may intermittently fail to turn on the bottom gate when the top gate is off. As the falling edge occurs sooner and sooner, the driver may start to ignore the pulse and produce no output.

(2) If after a falling edge, a rising edge occurs sooner than the specified value, the IC may intermittently fail to turn on the top gate when the bottom gate is off. As the rising edge occurs sooner and sooner, the driver may start to ignore the pulse and produce no output.

www.ti.com

### Electrical Characteristics LM2725 (continued)

VCC = CBOOT = 5V, SW = GND = 0V, unless otherwise specified. Typicals and limits appearing in plain type apply for  $T_A = T_J = +25^{\circ}$ C. Limits appearing in **boldface** type apply over the entire operating temperature range.

| Symbol              | Parameter                          | Condition                            | Min | Тур | Max | Units |
|---------------------|------------------------------------|--------------------------------------|-----|-----|-----|-------|
| V <sub>IH_PWM</sub> | PWM_IN High Level Input<br>Voltage | When PWM_IN pin goes high<br>from 0V | 2.4 |     |     | N/    |
| V <sub>IL_PWM</sub> | PWM_IN Low Level Input<br>Voltage  | When PWM_IN pin goes low from 5V     |     |     | 0.8 | V     |

# Electrical Characteristics LM2726

VCC = CBOOT = 5V, SW = GND = 0V, unless otherwise specified. Typicals and limits appearing in plain type apply for  $T_A = T_J = +25^{\circ}$ C. Limits appearing in **boldface** type apply over the entire operating temperature range.

| Symbol                | Parameter                            | Condition                                          | Min | Тур  | Max  | Units |
|-----------------------|--------------------------------------|----------------------------------------------------|-----|------|------|-------|
| POWER SUPPI           | LY                                   |                                                    |     |      |      |       |
| I <sub>q_op</sub>     | Operating Quiescent Current          | PWM_IN = 0V                                        |     | 185  | 250  | μA    |
| I <sub>q_sd</sub>     | Shutdown Quiescent Current           | $EN = 0V, PWM_IN = 0V$                             |     | 0.5  | 15   | μA    |
| TOP DRIVER            |                                      | - I                                                |     | L.   | l    | 1     |
|                       | Peak Pull-Up Current                 | Test Circuit 1, $V_{bias} = 5V$ , R = 0.1 $\Omega$ |     | 3.0  |      | А     |
|                       | Pull-Up Rds_on                       | $I_{CBOOT} = I_{HG} = 1.0A$                        |     | 1.2  |      | Ω     |
|                       | Peak Pull-down Current               | Test Circuit 2, $V_{bias} = 5V$ , R = 0.1 $\Omega$ |     | -3.2 |      | А     |
|                       | Pull-down Rds_on                     | $I_{SW} = I_{HG} = 1.0A$                           |     | 0.5  |      | Ω     |
| t <sub>4</sub>        | Rise Time                            | Timing Diagram, $C_{LOAD} = 3.3$ nF                |     | 17   |      | ns    |
| t <sub>6</sub>        | Fall Time                            |                                                    |     | 12   |      | ns    |
| t <sub>3</sub>        | Pull-Up Dead Time                    | Timing Diagram                                     |     | 19   |      | ns    |
| t <sub>5</sub>        | Pull-Down Delay                      | Timing Diagram, from PWM_IN from Falling Edge      |     | 27   |      | ns    |
| BOTTOM DRIV           | /ER                                  |                                                    |     | 1    |      |       |
|                       | Peak Pull-Up Current                 | Test Circuit 3, $V_{bias} = 5V$ , R = 0.1 $\Omega$ |     | 3.2  |      | А     |
|                       | Pull-up Rds_on                       | $I_{VCC} = I_{LG} = 1.0A$                          |     | 1.1  |      | Ω     |
|                       | Peak Pull-down Current               | Test Circuit 4, $V_{bias} = 5V$ , R = 0.1 $\Omega$ |     | -3.2 |      | А     |
|                       | Pull-down Rds_on                     | $I_{GND} = I_{LG} = 1.0A$                          |     | 0.6  |      | Ω     |
| t <sub>8</sub>        | Rise Time                            | Timing Diagram, $C_{LOAD} = 3.3$ nF                |     | 17   |      | ns    |
| t <sub>2</sub>        | Fall Time                            | 7                                                  |     | 14   |      | ns    |
| t <sub>7</sub>        | Pull-up Dead Time                    | Timing Diagram                                     |     | 12   |      | ns    |
| t <sub>1</sub>        | Pull-down Delay                      | Timing Diagram, from PWM_IN<br>Rising Edge         |     | 13   |      | ns    |
| LOGIC                 |                                      |                                                    |     |      |      |       |
| V <sub>uvlo_up</sub>  | Power On Threshold                   | VCC rises from 0V toward 5V                        |     | 2.8  |      | V     |
| V <sub>uvlo_dn</sub>  | Under-Voltage-Lock-Out<br>Threshold  |                                                    |     | 2.5  |      | V     |
| V <sub>uvlo_hys</sub> | Under-Voltage-Lock-Out<br>Hysteresis |                                                    |     | 0.3  |      | V     |
| V <sub>IH_EN</sub>    | EN Pin High Input                    |                                                    | 2.4 |      |      | V     |
| V <sub>IL_EN</sub>    | EN Pin Low Input                     |                                                    |     |      | 0.25 | V     |
| I <sub>leak_EN</sub>  | EN Pin Leakage Current               | EN = VCC = 5V                                      | -2  |      | 2    |       |
|                       |                                      | VCC = 5V, EN = 0V                                  | -2  |      | 2    | μA    |



www.ti.com

### Electrical Characteristics LM2726 (continued)

VCC = CBOOT = 5V, SW = GND = 0V, unless otherwise specified. Typicals and limits appearing in plain type apply for  $T_A = T_J = +25^{\circ}$ C. Limits appearing in **boldface** type apply over the entire operating temperature range.

| Symbol               | Parameter                             | Condition                         | Min | Тур | Max  | Units |
|----------------------|---------------------------------------|-----------------------------------|-----|-----|------|-------|
| t <sub>on_min</sub>  | Minimum Positive Input Pulse<br>Width |                                   |     | 55  |      |       |
| t <sub>off_min</sub> | Minimum Negative Input Pulse<br>Width |                                   |     | 55  |      | ns    |
| V <sub>IH_PWM</sub>  | PWM_IN High Level Input<br>Voltage    | When PWM_IN pin goes high from 0V | 2.4 |     |      | V     |
| V <sub>IL_PWM</sub>  | PWM_IN Low Level Input<br>Voltage     | When PWM_IN pin goes low from 5V  |     |     | 0.25 |       |

(1) If after a rising edge, a falling edge occurs sooner than the specified value, the IC may intermittently fail to turn on the bottom gate when the top gate is off. As the falling edge occurs sooner and sooner, the driver may start to ignore the pulse and produce no output.

(2) If after a falling edge, a rising edge occurs sooner than the specified value, the IC may intermittently fail to turn on the top gate when the bottom gate is off. As the rising edge occurs sooner and sooner, the driver may start to ignore the pulse and produce no output.

## TEST CIRCUIT DIAGRAMS







Figure 3. Enable Pin Shutdown

6



### **Test Circuits**

www.ti.com

















$$I_{pull\_up} = \frac{V_x}{R}$$

$$I_{pull\_down} = \frac{V_{bias} - V_x}{R}$$
(1)

$$R_{ds\_pull\_up} = \frac{V_{bias} - V_x}{V_x} \cdot R$$

$$\mathsf{R}_{\mathsf{ds\_pull\_down}} = \frac{\mathsf{V}_{\mathsf{x}}}{\mathsf{V}_{\mathsf{bias}} - \mathsf{V}_{\mathsf{x}}} \cdot \mathsf{R}$$

## **Typical Waveforms**







Figure 10. When Input Goes Low





Figure 9. When Input Goes High



Figure 11. Minimum Positive Pulse



Figure 13. Normal Operation at 250kHz

8

(2)

(3)

(4)

EXAS



www.ti.com

### **Functional Description**

The LM2725/2726 drivers were designed to be used in systems supporting low-power states, such as notebook computers' Suspend-To-RAM (STR), etc. A typical application scenario would be powering up and powering down the driver while having EN asserted, i.e. at logic high level. During a low-power state of the whole system when the load is not powered, the EN input can be pulled to logic low level to shutdown the driver thus reducing its power.

The EN pin functions as a "Chip Enable." When it is asserted high, the chip is fully powered on and fully functional. When the EN pin is low, the power is disconnected from the internal POR (Power-On-Reset) and the bandgap reference blocks by a P-FET. This is done to lower the quiescent current lq from 180 $\mu$ A typical in normal operation to 0.5 $\mu$ A typical in shutdown mode. The HG and LG drivers are still powered to maintain the external NFETs.

The POR circuit also performs the UVLO (Under Voltage Lockout) function and, therefore, the POR must be powered on during the driver powering up and down. This means that the EN pin must be allowed to transition high or low with the VCC rail. Having the EN pin low during startup prevents the POR circuit from biasing up, which can potentially cause an unpredicted state in the HG output.

The HG high-side driver circuit includes a latch. A signal from the POR block resets the latch, turning HG output off. Without the POR signal, this latch may be indeterminate in its initial state upon powering up. The slew rate of CB-SW voltage may affect the latch's initial state, as well as normal leakage paths through the transistors controlling the latch.

## **REVISION HISTORY**

### Changes from Revision C (March 2013) to Revision D Page

|     | Texas       |
|-----|-------------|
| · Y | INSTRUMENTS |

www.ti.com



10-Jan-2018

## PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | •       | Pins P | •   | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|--------|-----|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |        | Qty | (2)      | (6)              | (3)           |              | (4/5)          |         |
| LM2726MX/NOPB    | OBSOLETE | SOIC         | D       | 8      |     | TBD      | Call TI          | Call TI       |              | 2726<br>M      |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated