# LM27 SOT-23, ±3°C Accurate, 120°C-150°C Factory Preset Thermostat Check for Samples: LM27 ### **FEATURES** - Internal Comparator with Pin Selectable 2°C or 10°C Hysteresis - No External Components Required - Open-drain or Push-pull Digital Output; Supports CMOS Logic Levels - Internal Temperature Sensor with V<sub>TEMP</sub> Output Pin - V<sub>TEMP</sub> Output Allows After-assembly System Testing - Internal Voltage Reference and DAC for Trippoint Setting - Currently Available in 5-pin SOT-23 Plastic Package - Excellent Power Supply Noise Rejection ### **APPLICATIONS** - Microprocessor Thermal Management - Appliances - Portable Battery Powered Systems - Fan Control - Industrial Process Control - HVAC Systems - Electronic System Protection #### **KEY SPECIFICATIONS** - Power Supply Voltage 2.7V to 5.5V - Power Supply Current 40µA (Max), 15µA (Typ) - Hysteresis Temperature 2°C or 10°C (Typ) - Temperature Trip Point Accuracy ±3°C (Max) #### DESCRIPTION The LM27 is a precision, single digital-output, lowpower thermostat comprised of an internal reference, DAC, temperature sensor and comparator. Utilizing factory programming, it can be manufactured with different trip points as well as different digital output functionality. The trip point (T<sub>OS</sub>) can be preset at the factory to any temperature in the range of +120°C to +150°C in 1°C increments. The LM27 has one digital output (OS/OS/US/US), one digital input (HYST) and one analog output (V<sub>TEMP</sub>). The digital output stage can be preset as either open-drain or push-pull. In addition, it can be factory programmed to be active HIGH or LOW. The digital output can be factory programmed to indicate an over temperature shutdown event (OS or OS) or an under temperature shutdown event (US or $\overline{\text{US}}$ ). When preset as an overtemperature shutdown (OS) it will go LOW to indicate that the die temperature is over the internally preset T<sub>OS</sub> and go HIGH when the temperature goes below (T<sub>OS</sub>-T<sub>HYST</sub>). Similarly, when preprogrammed as an undertemperature shutdown (US) it will go HIGH to indicate that the temperature is below T<sub>US</sub> and go LOW when the temperature is above (T<sub>US</sub>+T<sub>HYST</sub>). The typical hysteresis, T<sub>HYST</sub>, can be set to 2°C or 10°C and is controlled by the state of the HYST pin. A V<sub>TEMP</sub> analog output provides a voltage that is proportional to temperature and has a -10.7mV/°C output slope. Currently, there are several standard parts available, see Table 1. For other part options, contact a Texas Instruments Distributor or Sales Representative for information on minimum order qualification. The LM27 is currently available in a 5-lead SOT-23 package. ## Simplified Block Diagram and Connection Diagram LM27CIM5-2HJ (140°C Trip-Point) $$\label{eq:hysteresis} \begin{split} & \text{HYST=GND for } 10^{\circ}\text{C Hysteresis} \\ & \text{HYST=V+ for } 2^{\circ}\text{C Hysteresis} \\ & \text{V}_{\text{TEMP}}\text{=}(-3.552\text{x}10^{-6}\text{x}(\text{T-30})^2) + (-10.69576\text{x}10^{-3}\text{x}(\text{T-30})) + 1.8386\text{V} \end{split}$$ Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. ## Table 1. Summary Table of Trip Point and Output Function Capabilities of Released Parts<sup>(1)</sup> | Orderable Device | Trip Point Temperature (°C) | Digital Output Function | | |------------------|-----------------------------|-----------------------------------|--| | LM27CIM5-ZHJ | 120 | Active-Low, Open-Drain, OS output | | | LM27CIM5-1HJ | 130 | Active-Low, Open-Drain, OS output | | | LM27CIM5-2HJ | 140 | Active-Low, Open-Drain, OS output | | (1) Other device options have not been released to market, contact Texas Instruments for volume and other requirements for release. ## **Connection Diagram** ### **PIN DESCRIPTIONS** | Pin Number | Pin Name | Function | Connection | | | |------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--| | 1 | HYST | Hysteresis control, digital input | GND for 10°C or V <sup>+</sup> for 2°C | | | | 2 | GND Ground, connected to the back the die through lead frame. | | System GND | | | | 3 | $V_{TEMP}$ | Analog output voltage proportional to temperature | Leave floating or connect to a high impedance node. | | | | 4 | V <sup>+</sup> | Supply input | 2.7V to 5.5V with a 0.1µF bypass capacitor. For PSRR information see NOISE CONSIDERATIONS. | | | | 5 <sup>(1)</sup> | ŌS | Overtemperature Shutdown open-drain active low thermostat digital output | Controller interrupt, system or power supply shutdown; pull-up resistor ≥ 10kΩ | | | | | os | Overtemperature Shutdown totem-pull active high thermostat digital output | Controller interrupt, system or power supply shutdown | | | | | <del>US</del> | Undertemperature Shutdown open-<br>drain active low thermostat digital<br>output | System or power supply shutdown; pull-up resistor ≥ 10kΩ | | | | | US | Undertemperature Shutdown totem-<br>pull active high thermostat digital<br>output | System or power supply shutdown | | | (1) Pin 5 functionality and trip point setting are programmed during LM27 manufacture. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## Absolute Maximum Ratings(1) | Input Voltage | 6.0V | | | | | | |----------------------------------------------|---------------------|--------------------------|-------|--|--|--| | Input Current at any pin (2) | 5mA | | | | | | | Package Input Current <sup>(2)</sup> | | | 20mA | | | | | Package Dissipation at T <sub>A</sub> = 25°C | 500mW | | | | | | | 0-14(4) | COT22 Package | Vapor Phase (60 seconds) | 215°C | | | | | Soldering Information (4) | SOT23 Package | Infrared (15 seconds) | 220°C | | | | | Storage Temperature | Storage Temperature | | | | | | | ECD Cuscontibility (5) | Human Body Model | Human Body Model | | | | | | ESD Susceptibility <sup>(5)</sup> | Machine Model | Machine Model | | | | | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The specified specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. - (2) When the input voltage (V<sub>I</sub>) at any pin exceeds the power supply (V<sub>I</sub> < GND or V<sub>I</sub> > V<sup>+</sup>), the current at that pin should be limited to 5mA. The 20mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 5mA to four. Under normal operating conditions the maximum current that pins 2, 4 or 5 can handle is limited to 5mA each. - (3) The maximum power dissipation must be derated at elevated temperatures and is dictated by $T_{Jmax}$ (maximum junction temperature), $\theta_{JA}$ (junction to ambient thermal resistance) and $T_A$ (ambient temperature). The maximum allowable power dissipation at any temperature is $P_D = (T_{Jmax} T_A)/\theta_{JA}$ or the number given in the Absolute Maximum Ratings, whichever is lower. For this device, $T_{Jmax} = 150^{\circ}\text{C}$ . For this device the typical thermal resistance ( $\theta_{JA}$ ) of the different package types when board mounted refer to Table 2 - (4) See http://www.ti.com/packaging for other recommendations and methods of soldering surface mount devices. - (5) The human body model is a 100pF capacitor discharge through a 1.5kΩ resistor into each pin. The machine model is a 200pF capacitor discharged directly into each pin. #### Table 2. | Package Type | $\theta_{JA}$ | |--------------|---------------| | SOT23-5, DBV | 250°C/W | ## Operating Ratings<sup>(1)</sup> | Specified Temperature Range | $T_{MIN} \le T_A \le T_{MAX}$ | |-------------------------------------------|---------------------------------| | LM27CIM | -40°C ≤ T <sub>A</sub> ≤ +150°C | | Positive Supply Voltage (V <sup>+</sup> ) | +2.7V to +5.5V | | Maximum V <sub>OUT</sub> | +5.5V | (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The specified specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. ### **LM27 Electrical Characteristics** The following specifications apply for $V^+ = 2.7 V_{DC}$ to $5.5 V_{DC}$ , and $V_{TEMP}$ load current = $0\mu A$ unless otherwise specified. **Boldface limits apply for T**<sub>A</sub> = **T**<sub>J</sub> = **T**<sub>MIN</sub> to **T**<sub>MAX</sub>; all other limits T<sub>A</sub> = T<sub>J</sub> = $25^{\circ}C$ unless otherwise specified. | Symbol | Parameter | Parameter Conditions Typica | | LM27CIM<br>Limits <sup>(2)</sup> | Units<br>(Limits) | | |-----------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------|----------------------------------|----------------------|--| | emperature | Sensor | | | | | | | | Trip Point Accuracy (Includes V <sub>REF</sub> , DAC, Comparator Offset, and Temperature Sensitivity errors) | +120°C <t<sub>A&lt;+150°C</t<sub> | | ±3 | °C (max) | | | | Trip Point Hysteresis | HYST = GND | 10 | | °C | | | | | HYST = V <sup>+</sup> | 2 | | °C | | | | V <sub>TEMP</sub> Output Temperature Sensitivity | | -10.82 | | mV/°C | | | | V <sub>TEMP</sub> Temperature Sensitivity Error to Equation: | $-30$ °C $\le T_A \le 150$ °C, $2.7V \le V^+ \le 5.5V$ | | ±3 | °C (max) | | | | $V_O = (-3.552 \times 10^{-6} \times (T - 30)^2 + (-10.695 \times 10^{-3} \times (T - 30)) + 1.8386V$ (1) | -55°C ≤ T <sub>A</sub> ≤ 150°C, 4.5V ≤ V <sup>+</sup> ≤ 5.5V | | ±3 | °C (max) | | | | | T <sub>A</sub> = 25°C | | ±2.5 | °C (max) | | | | V <sub>TEMP</sub> Load Regulation | Source ≤ 1 µA | 0.070 | | mV | | | | | Sink ≤ 40 μA | | 0.7 | mV (max) | | | | V <sub>TEMP</sub> Line Regulation | $+2.7V \le V^{+} \le +5.5V$ ,<br>$-30^{\circ}C \le T_{A} \le +120^{\circ}C$ | -0.2 | | mV/V | | | I <sub>S</sub> | Supply Current | | 15 | 22<br><b>40</b> | μΑ (max)<br>μΑ (max) | | | igital Outpu | t and Input | | | | | | | I <sub>OUT("1")</sub> | Logical "1" Output Leakage Current (3) | V <sup>+</sup> = +5.0V | 0.001 | 1 | μA (max) | | | V <sub>OUT("0")</sub> | Logical "0" Output Voltage | $I_{OUT}$ = +1.2mA and $V^{+} \ge 2.7V$ ; $I_{OUT}$ = +3.2mA and $V^{+} \ge 4.5V^{(4)}$ | | 0.4 | V (max) | | | V <sub>OUT("1")</sub> | Logical "1" Push-Pull Output Voltage | I <sub>SOURCE</sub> = 500μA, V <sup>+</sup> ≥ 2.7V | | 0.8 × V <sup>+</sup> | V (min) | | | | | I <sub>SOURCE</sub> = 800μA, V <sup>+</sup> ≥4.5V | | V <sup>+</sup> - 1.5 | V (min) | | | V <sub>IH</sub> | HYST Input Logical "1" Threshold Voltage | | | 0.8 × V <sup>+</sup> | V (min) | | | V <sub>IL</sub> | HYST Input Logical "0" Threshold Voltage | | | 0.2 × V <sup>+</sup> | V (max) | | <sup>(1)</sup> Typicals are at $T_J = T_A = 25^{\circ}\text{C}$ and represent most likely parametric norm. <sup>(2)</sup> Limits are ensured to AOQL (Average Outgoing Quality Level). <sup>(3)</sup> The 1μA limit is based on a testing limitation and does not reflect the actual performance of the part. Expect to see a doubling of the current for every 15°C increase in temperature. For example, the 1nA typical current at 25°C would increase to 16nA at 85°C. <sup>(4)</sup> Care should be taken to include the effects of self heating when setting the maximum output load current. The power dissipation of the LM27 would increase by 1.28mW when I<sub>OUT</sub>=3.2mA and V<sub>OUT</sub>=0.4V. With a thermal resistance of 250°C/W, this power dissipation would cause an increase in the die temperature of about 0.32°C due to self heating. Self heating is not included in the trip point accuracy specification. ### **Part Number Template** The series of digits labeled xyz in the part number LM27CIM-xyz, describe the set point value and the function of the output as follows: The place holders xy describe the set point temperature as shown in the following table. | x (10x) | y (1x) | Temperature (°C) | |---------|--------|------------------| | - | Н | 0 | | - | J | 1 | | - | К | 2 | | - | L | 3 | | - | N | 4 | | - | P | 5 | | - | R | 6 | | - | S | 7 | | - | Т | 8 | | - | V | 9 | | Z | - | 12 | | 1 | - | 13 | | 2 | - | 14 | | 3 | - | 15 | The value of z describes the assignment/function of the output as shown in the following table: | Active-Low/High | Open-Drain/ Push-<br>Pull | OS/US | Value of z | Digital Output Function | |-----------------|---------------------------|-------|------------|-----------------------------------| | 0 | 0 | 0 | J | Active-Low, Open-Drain, OS output | | 0 | 0 | 1 | K | Active-Low, Open-Drain, US output | | 1 | 1 | 0 | L | Active-High, Push-Pull, OS output | | 1 | 1 | 1 | N | Active-High, Push-Pull, US output | #### For example: - the part number LM27CIM5-2SJ has $T_{OS} = 147^{\circ}C$ , and programmed as an active-low open-drain overtemperature shutdown output. - the part number LM27CIM5-ZLN has $T_{US} = 123^{\circ}C$ , and programmed as an active-high, push-pull undertemperature shutdown output. Active-high open-drain and active-low push-pull options are available, please contact Texas Instruments for more information. **Note:** Currently, there are several standard parts available, see Table 1. For other part options, contact a Texas Instruments Distributor or Sales Representative for information on minimum order qualification Copyright © 2002–2013, Texas Instruments Incorporated #### **FUNCTIONAL DESCRIPTION** #### LM27 OPTIONS — Output Pin Options Block Diagrams The LM27 can be factory programmed to have a trip point anywhere in-between 120°C to 150°C. ### **Applications Hints** #### AFTER-ASSEMBLY PCB TESTING The LM27's $V_{TEMP}$ output allows after-assembly PCB testing by following a simple test procedure. Simply measuring the $V_{TEMP}$ output voltage will verify that the LM27 has been assembled properly and that its temperature sensing circuitry is functional. The $V_{TEMP}$ output has very weak drive capability that can be overdriven by 1.5mA. Therefore, one can simply force the $V_{TEMP}$ voltage to cause the digital output to change state, thereby verifying that the comparator and output circuitry function after assembly. Here is a sample test procedure that can be used to test the LM27CIM5X-2HJ which has a 140°C trip point. 1. Turn on V<sup>+</sup> and measure V<sub>TEMP</sub>. Then calculate the temperature reading of the LM27 using the equation: $$V_{O} = (-3.552 \times 10^{-6} \times (T - 30)^{2}) + (-10.69576 \times 10^{-3} \times (T - 30)) + 1.8386V$$ or $$T = -1475.49 + \sqrt{2.2668 \times 10^{6} + \frac{1.8386 - V_{TEMP}}{3.552 \times 10^{6}}}$$ (3) - 2. Verify that the temperature measured in step one is within (±3°C + error of reference temperature sensor) of the ambient/board temperature. The ambient/board temperature (reference temperature) should be measured using an extremely accurate calibrated temperature sensor, which is in close proximity to and mounted on the same PCB as the LM27 perhaps even touching the GND lead of the LM27 if possible. The LM27 will sence the board temperature not the ambient temperature (see MOUNTING CONSIDERATIONS) - 3. - (a) Observe that $\overline{\text{OS}}$ is high. - (b) Drive $V_{TEMP}$ to ground. - (c) Observe that OS is now low. - (d) Release the $V_{TEMP}$ pin. - (e) Observe that $\overline{OS}$ is now high. - 4. - (a) Observe that $\overline{OS}$ is high. - (b) Drive V<sub>TEMP</sub> voltage down gradually. - (c) When OS goes low, note the V<sub>TEMP</sub> voltage. - (d) V<sub>TEMP</sub>Trig = V<sub>TEMP</sub> at $\overline{\text{OS}}$ trigger (HIGH->LOW) - (e) Calculate Ttrig using Equation 3. Submit Documentation Feedback Copyright © 2002–2013, Texas Instruments Incorporated 5. - (a) Gradually raise V<sub>TEMP</sub> until OS goes HIGH. Note V<sub>TEMP</sub>. - (b) Calculate T<sub>HYST</sub> using Equation 3. ### **V<sub>TEMP</sub> LOADING** The $V_{TEMP}$ output has very weak drive capability (1 $\mu$ A source, 40 $\mu$ A sink). So care should be taken when attaching circuitry to this pin. Capacitive loading may cause the $V_{TEMP}$ output to oscillate. Simply adding a resistor in series as shown in Figure 6 will prevent oscillations from occurring. To determine the value of the resistor follow the guidelines given in Table 3. The same value resistor will work for either placement of the resistor. If an additional capacitive load is placed directly on the LM27 output, rather than across $C_{LOAD}$ , it should be at least a factor of 10 smaller than $C_{LOAD}$ . Table 3. Resistive compensation for capacitive loading of V<sub>TEMP</sub> | C <sub>LOAD</sub> | R (Ω) | |-------------------|-------| | ≤100pF | 0 | | 1nF | 8200 | | 10nF | 3000 | | 100nF | 1000 | | ≥1µF | 430 | ## Resistor placement for capacitive loading compensation of $V_{\text{TEMP}}$ Figure 5. R in series with capacitor Figure 6. R in series with signal path #### **NOISE CONSIDERATIONS** The LM27 has excellent power supply noise rejection. Listed below is a variety of signals used to test the LM27 power supply rejection. False triggering of the output was not observed when these signals where coupled into the V+ pin of the LM27. - square wave 400kHz, 1Vp-p - square wave 2kHz, 200mVp-p - sine wave 100Hz to 1MHz, 200mVp-p Testing was done while maintaining the temperature of the LM27 one degree centigrade way from the trip point with the output not activated. #### **MOUNTING CONSIDERATIONS** The LM27 can be applied easily in the same way as other integrated-circuit temperature sensors. It can be glued or cemented to a surface. The temperature that the LM27 is sensing will be within about +0.06°C of the surface temperature to which the LM27's leads are attached to. This presumes that the ambient air temperature is almost the same as the surface temperature; if the air temperature were much higher or lower than the surface temperature, the actual temperature measured would be at an intermediate temperature between the surface temperature and the air temperature. To ensure good thermal conductivity, the backside of the LM27 die is directly attached to the GND pin (pin 2). The temperatures of the lands and traces to the other leads of the LM27 will also affect the temperature that is being sensed. Alternatively, the LM27 can be mounted inside a sealed-end metal tube, and can then be dipped into a bath or screwed into a threaded hole in a tank. As with any IC, the LM27 and accompanying wiring and circuits must be kept insulated and dry, to avoid leakage and corrosion. This is especially true if the circuit may operate at cold temperatures where condensation can occur. Printed-circuit coatings and varnishes such as Humiseal and epoxy paints or dips are often used to ensure that moisture cannot corrode the LM27 or its connections. The junction to ambient thermal resistance ( $\theta_{JA}$ ) is the parameter used to calculate the rise of a part's junction temperature due to its power dissipation. For the LM27 the equation used to calculate the rise in the die junction temperature is as follows: $$T_{J} = T_{A} + \Theta_{JA}(V^{\dagger}I_{Q} + (V^{\dagger} - V_{TEMP})I_{L,TEMP} + V_{DO}I_{DO})$$ $$(4)$$ where $T_A$ is the ambient temperature, $V^+$ is the power supply voltage, $I_Q$ is the quiescent current, $I_{L\_TEMP}$ is the load current on the $V_{TEMP}$ output, $V_{DO}$ is the voltage on the digital output, and $I_{DO}$ is the load current on the digital output. Since the LM27's junction temperature is the actual temperature being measured, care should be taken to minimize the load current that the LM27 is required to drive. The tables shown in Table 4 summarize the thermal resistance for different conditions and the rise in die temperature of the LM27 without any loading on $V_{TEMP}$ and a 10k pull-up resistor on an open-drain digital output with a 5.5V power supply. Table 4. Thermal resistance ( $\theta_{JA}$ ) and temperature rise due to self heating ( $T_J - T_A$ ) | | | 23-5<br>at sink | SOT23-5<br>small heat sink | | | |------------|-----------------|---------------------------------------------------------------------------|----------------------------|----------------------------------------|--| | | θ <sub>JA</sub> | J <sub>A</sub> T <sub>J</sub> -T <sub>A</sub> θ <sub>JA</sub> (°C) (°C/W) | | T <sub>J</sub> −T <sub>A</sub><br>(°C) | | | Still Air | 250 | 0.11 | TBD | TBD | | | Moving Air | TBD | TBD | TBD | TBD | | ### **Typical Applications** The fan's control pin has internal pull-up. The 10k pull-down sets a slow fan speed. When the output of the LM27 goes low, the fan will speed up. Figure 7. Two Speed Fan Speed Control Figure 8. Fan High Side Drive Figure 9. Fan Low Side Drive Figure 10. Audio Power Amplifier Thermal Protection Figure 11. Simple Thermostat ## **REVISION HISTORY** | Cr | nanges from Revision B (March 2013) to Revision C | Page | E | |----|----------------------------------------------------|------|---| | • | Deleted layout of National Data Sheet to TI format | | ٤ | 10 23-Aug-2017 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |--------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | LM27CIM5-1HJ/NOPB | ACTIVE | SOT-23 | DBV | 5 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | 120 to 150 | T1HJ | Samples | | LM27CIM5-2HJ/NOPB | ACTIVE | SOT-23 | DBV | 5 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | 120 to 150 | T2HJ | Samples | | LM27CIM5-ZHJ/NOPB | ACTIVE | SOT-23 | DBV | 5 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | 120 to 150 | TZHJ | Samples | | LM27CIM5X-1HJ/NOPB | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | | T1HJ | Samples | | LM27CIM5X-2HJ/NOPB | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | | T2HJ | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. ## **PACKAGE OPTION ADDENDUM** 23-Aug-2017 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Aug-2017 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All dimensions are nominal | | | | | | | | | | | | | |----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | LM27CIM5-1HJ/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LM27CIM5-2HJ/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LM27CIM5-ZHJ/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LM27CIM5X-1HJ/NOPB | SOT-23 | DBV | 5 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LM27CIM5X-2HJ/NOPB | SOT-23 | DBV | 5 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | www.ti.com 24-Aug-2017 \*All dimensions are nominal | All differentiations are normal | | | | | | | | | | | | |---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|--| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | | | | | LM27CIM5-1HJ/NOPB | SOT-23 | DBV | 5 | 1000 | 210.0 | 185.0 | 35.0 | | | | | | LM27CIM5-2HJ/NOPB | SOT-23 | DBV | 5 | 1000 | 210.0 | 185.0 | 35.0 | | | | | | LM27CIM5-ZHJ/NOPB | SOT-23 | DBV | 5 | 1000 | 210.0 | 185.0 | 35.0 | | | | | | LM27CIM5X-1HJ/NOPB | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | | | | | LM27CIM5X-2HJ/NOPB | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | | | | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4073253/P SMALL OUTLINE TRANSISTOR ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 7. Board assembly site may have different recommendations for stencil design. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.