

## LMH6739 Very Wideband, Low Distortion Triple Video Buffer

Check for Samples: LMH6739

### **FEATURES**

- 750 MHz -3 dB small signal bandwidth  $(A_v = +1)$
- -85 dBc 3<sup>rd</sup> harmonic distortion (20 MHz)
- 2.3 nV/ $\sqrt{\text{Hz}}$  input noise voltage •
- 3300 V/µs slew rate
- 32 mA supply current (10.6 mA per op amp)
- 90 mA linear output current
- 0.02/0.01 Diff. Gain/ Diff. Phase ( $R_1 = 150\Omega$ )
- 2mA shutdown current

## **APPLICATIONS**

- **RGB video driver**
- High resolution projectors
- Flash A/D driver
- D/A transimpedance buffer
- Wide dynamic range IF amp
- Radar/communication receivers
- **DDS post-amps**
- Wideband inverting summer
- Line driver

## DESCRIPTION

The LMH6739 is a very wideband, DC coupled monolithic selectable gain buffer designed specifically for ultra high resolution video systems as well as wide dynamic range systems requiring exceptional signal fidelity. Benefiting from current feedback architecture, the LMH6739 offers gains of -1, 1 and 2. At a gain of +2 the LMH6739 supports ultra high resolution video systems with a 400 MHz 2 V<sub>PP</sub>3 dB Bandwidth. With 12-bit distortion level through 30 MHz ( $R_1 = 100\Omega$ ), 2.3nV/VHz input referred noise, the LMH6739 is the ideal driver or buffer for high speed flash A/D and D/A converters. Wide dynamic range systems such as radar and communication receivers requiring a wideband amplifier offering exceptional signal purity will find the LMH6739 low input referred noise and low harmonic distortion make it an attractive solution. The LMH6739 is offered in a space saving SSOP package.

### **CONNECTION DIAGRAM**



See Package Number DBQ0016A

A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

## LMH6739

#### SNOSAD2G-MAY 2004-REVISED MARCH 2013

TEXAS INSTRUMENTS

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings (1)

| ESD Tolerance (2)                                 |                  |
|---------------------------------------------------|------------------|
| Human Body Model                                  | 2000V            |
| Machine Model                                     | 200V             |
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) | 13.2V            |
| lout                                              | (3)              |
| Common Mode Input Voltage                         | ±V <sub>CC</sub> |
| Maximum Junction Temperature                      | +150°C           |
| Storage Temperature Range                         | −65°C to +150°C  |
| Soldering Information                             |                  |
| Infrared or Convection (20 sec.)                  | 235°C            |
| Wave Soldering (10 sec.)                          | 260°C            |
| Storage Temperature Range                         | -65°C to +150°C  |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For specifications, see the Electrical Characteristics tables.

- (2) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC). Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
- (3) The maximum output current (I<sub>OUT</sub>) is determined by device power dissipation limitations. See the Power Dissipation section of the Application Information for more details.

### **Operating Ratings**<sup>(1)(2)</sup>

| Temperature Range <sup>(3)</sup>                  | −40°C to +85°C     |                    |  |  |
|---------------------------------------------------|--------------------|--------------------|--|--|
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) | 8V to 12V          |                    |  |  |
| Thermal Resistance                                |                    |                    |  |  |
| Package                                           | (θ <sub>JC</sub> ) | (θ <sub>JA</sub> ) |  |  |
| 16-Pin SSOP                                       | 36°C/W             | 120°C/W            |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For specifications, see the Electrical Characteristics tables.
- (2) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC). Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
- (3) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

### Electrical Characteristics <sup>(1)</sup>

| $T_A = 25^{\circ}C$ , $A_V = +2$ , $V_{CC} = \pm 5V$ , $R_L = 100\Omega$ ; unless other | erwise specified. |
|-----------------------------------------------------------------------------------------|-------------------|
|-----------------------------------------------------------------------------------------|-------------------|

| Symbol          | Parameter                                   | Conditions                                          | Min <sup>(2)</sup> | Тур <sup>(3)</sup> | Max <sup>(2)</sup>  | Units  |  |  |  |
|-----------------|---------------------------------------------|-----------------------------------------------------|--------------------|--------------------|---------------------|--------|--|--|--|
| Frequency       | Domain Performance                          |                                                     |                    |                    |                     |        |  |  |  |
| UGBW            | -3 dB Bandwidth                             | Unity Gain, V <sub>OUT</sub> = 200 mV <sub>PP</sub> |                    | 750                |                     | MHz    |  |  |  |
| SSBW            | -3 dB Bandwidth                             | $V_{OUT} = 200 \text{ mV}_{PP}$                     |                    | 480                |                     | N41 1- |  |  |  |
| LSBW            | -                                           | V <sub>OUT</sub> = 2 V <sub>PP</sub>                |                    | 400                |                     | MHz    |  |  |  |
|                 | 0.1 dB Bandwidth                            | $V_{OUT} = 2 V_{PP}$                                |                    | 150                |                     | MHz    |  |  |  |
| GFR2 Rolloff    |                                             | at 300 MHz, V <sub>OUT</sub> = 2 V <sub>PP</sub>    |                    | 1.0                |                     | dB     |  |  |  |
| Time Doma       | ain Response                                |                                                     |                    |                    |                     |        |  |  |  |
| TRS             | Rise and Fall Time                          | 2V Step                                             |                    | 0.9                |                     |        |  |  |  |
| TRL             | (10% to 90%)                                | 5V Step                                             |                    | 1.7                |                     | ns     |  |  |  |
| SR              | Slew Rate                                   | 5V Step                                             |                    | 3300               |                     | V/µs   |  |  |  |
| t <sub>s</sub>  | Settling Time to 0.1%                       | 2V Step                                             |                    | 10                 |                     | ns     |  |  |  |
| t <sub>e</sub>  | Enable Time                                 | From $\overline{\text{Disable}}$ = rising edge.     |                    | 7.3                |                     | ns     |  |  |  |
| t <sub>d</sub>  | Disable Time                                | From $\overline{\text{Disable}}$ = falling edge.    |                    | 4.5                |                     | ns     |  |  |  |
| Distortion      |                                             |                                                     |                    |                    |                     |        |  |  |  |
| HD2L            |                                             | 2 V <sub>PP</sub> , 5 MHz                           |                    | -80                |                     |        |  |  |  |
| HD2             | 2 <sup>nd</sup> Harmonic Distortion         | 2 V <sub>PP</sub> , 20 MHz                          |                    | -71                |                     | dBc    |  |  |  |
| HD2H            |                                             | 2 V <sub>PP</sub> , 50 MHz                          |                    | -55                |                     |        |  |  |  |
| HD3L            |                                             | 2 V <sub>PP</sub> , 5 MHz                           |                    | -90                |                     |        |  |  |  |
| HD3             | 3 <sup>rd</sup> Harmonic Distortion         | 2 V <sub>PP</sub> , 20 MHz                          |                    | -85                |                     | dBc    |  |  |  |
| HD3H            |                                             | 2 V <sub>PP</sub> , 50 MHz                          |                    | -65                |                     | ]      |  |  |  |
| Equivalent      | Input Noise                                 | -                                                   | -                  |                    |                     | 1      |  |  |  |
| V <sub>N</sub>  | Non-Inverting Voltage                       | >1 MHz                                              |                    | 2.3                |                     | nV/√Hz |  |  |  |
| I <sub>CN</sub> | Inverting Current                           | >1 MHz                                              |                    | 12                 |                     | pA/√Hz |  |  |  |
| N <sub>CN</sub> | Non-Inverting Current                       | >1 MHz                                              |                    | 3                  |                     | pA/√Hz |  |  |  |
| Video Perf      | ormance                                     | -                                                   | -                  |                    |                     | 1      |  |  |  |
| DG              | Differential Gain                           | 4.43 MHz, R <sub>L</sub> = 150Ω                     |                    | .02                |                     | %      |  |  |  |
| DP              | Differential Phase                          | 4.43 MHz, R <sub>L</sub> = 150Ω                     |                    | .01                |                     | degree |  |  |  |
| Static, DC      | Performance                                 | -                                                   | -                  |                    |                     | 1      |  |  |  |
| V <sub>OS</sub> | Input Offset Voltage (4)                    |                                                     |                    | 0.5                | ±2.5<br><b>±4.5</b> | mV     |  |  |  |
| I <sub>BN</sub> | Input Bias Current <sup>(4)</sup>           | Non-Inverting                                       | -16<br><b>-21</b>  | -8                 | 0<br><b>+5</b>      | μV     |  |  |  |
| I <sub>BI</sub> | Input Bias Current <sup>(4)</sup>           | Inverting                                           |                    | -2                 | ±30<br><b>±40</b>   | μA     |  |  |  |
| PSRR            | Power Supply Rejection Ratio <sup>(4)</sup> |                                                     | 50<br><b>48.5</b>  | 53                 |                     | dB     |  |  |  |
| CMRR            | Common Mode Rejection Ratio <sup>(4)</sup>  |                                                     | 46<br><b>44</b>    | 50                 |                     | dB     |  |  |  |
| I <sub>CC</sub> | Supply Current <sup>(4)</sup>               | All three amps Enabled, No Load                     |                    | 32                 | 35<br><b>40</b>     | mA     |  |  |  |
|                 | Supply Current Disabled V <sup>+</sup>      | R <sub>L</sub> = ∞                                  |                    | 1.9                | 2.2                 | mA     |  |  |  |
|                 | Supply Current Disabled V                   | R <sub>L</sub> = ∞                                  |                    | 1.1                | 1.3                 | mA     |  |  |  |

(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. Parametric performance is indicated in the electrical tables under conditions of internal self heating where T<sub>J</sub> > T<sub>A</sub>. See Applications Information for information on temperature de-rating of this device. Min/Max ratings are based on product characterization and simulation. Individual parameters are tested as noted.

(2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are through correlations using the Statistical Quality Control (SQC) method.

(3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested on shipped production material.

(4) Parameter 100% production tested at 25° C.

ÈXAS STRUMENTS

www.ti.com

## Electrical Characteristics <sup>(1)</sup> (continued)

 $T_A = 25^{\circ}C$ ,  $A_V = +2$ ,  $V_{CC} = \pm 5V$ ,  $R_1 = 100\Omega$ ; unless otherwise specified

| Symbol            | Parameter                                      | Conditions                                    | Min <sup>(2)</sup>   | Тур <sup>(3)</sup> | Max <sup>(2)</sup> | Units |
|-------------------|------------------------------------------------|-----------------------------------------------|----------------------|--------------------|--------------------|-------|
|                   | Internal Feedback & Gain Set<br>Resistor Value |                                               | 375                  | 450                | 525                | Ω     |
|                   | Gain Error                                     | R <sub>L</sub> = ∞                            |                      | 0.2                | ±1.1               | %     |
| Miscellane        | ous Performance                                |                                               |                      |                    |                    |       |
| R <sub>IN</sub> + | Non-Inverting Input Resistance                 |                                               |                      | 1000               |                    | kΩ    |
| C <sub>IN</sub> + | Non-Inverting Input Capacitance                |                                               |                      | .8                 |                    | pF    |
| R <sub>IN</sub> - | Inverting Input Impedance                      | Output impedance of input buffer.             |                      | 30                 |                    | Ω     |
| R <sub>O</sub>    | Output Impedance                               | DC                                            |                      | 0.05               |                    | Ω     |
| Vo                | Output Voltage Range <sup>(4)</sup>            | R <sub>L</sub> = 100Ω                         | ±3.25<br><b>±3.1</b> | ±3.5               |                    |       |
|                   |                                                | R <sub>L</sub> = ∞                            | ±3.65<br><b>±3.5</b> | ±3.8               |                    | V     |
| CMIR              | Common Mode Input Range <sup>(4)</sup>         | CMRR > 40 dB                                  | ±1.9<br><b>±1.7</b>  | ±2.0               |                    | V     |
| I <sub>O</sub>    | Linear Output Current <sup>(5) (4)</sup>       | $V_{IN} = 0V, V_{OUT} < \pm 30 \text{ mV}$    | 80<br><b>60</b>      | 90                 |                    | mA    |
| I <sub>SC</sub>   | Short Circuit Current <sup>(6)</sup>           | V <sub>IN</sub> = 2V Output Shorted to Ground |                      | 160                |                    | mA    |
| I <sub>IH</sub>   | Disable Pin Bias Current High                  | Disable Pin = V <sup>+</sup>                  |                      | 10                 |                    | μA    |
| I <sub>IL</sub>   | Disable Pin Bias Current Low                   | Disable Pin = 0V                              |                      | -350               |                    | μA    |
| V <sub>DMAX</sub> | Voltage for Disable                            | Disable Pin ≤ V <sub>DMAX</sub>               |                      |                    | 0.8                | V     |
| V <sub>DMIM</sub> | Voltage for Enable                             | Disable Pin ≥ V <sub>DMIN</sub>               | 2.0                  |                    |                    | V     |

The maximum output current ( $I_{OUT}$ ) is determined by device power dissipation limitations. See the Power Dissipation section of the Application Information for more details. Short circuit current should be limited in duration to no more than 10 seconds. See the Power Dissipation section of the Application (5)

(6) Information for more details.



#### SNOSAD2G - MAY 2004 - REVISED MARCH 2013

**Small Signal Frequency Response** 

 $A_V = +1$ 



#### **Typical Performance Characteristics**

 $A_V = +2$ ,  $V_{CC} = \pm 5V$ ,  $R_L = 100\Omega$ ; unless otherwise specified).





100

FREQUENCY (MHz)

Figure 6.

10

1000

### SNOSAD2G-MAY 2004-REVISED MARCH 2013



6



#### SNOSAD2G - MAY 2004 - REVISED MARCH 2013



## Typical Performance Characteristics (continued)







Figure 17.

#### SNOSAD2G - MAY 2004 - REVISED MARCH 2013



### **Typical Performance Characteristics (continued)**



SNOSAD2G - MAY 2004 - REVISED MARCH 2013

### **APPLICATION INFORMATION**







Figure 22. Recommended Non-Inverting Gain Circuit, Gain +1





#### **GENERAL INFORMATION**

The LMH6739 is a high speed current feedback selectable gain buffer (SGB), optimized for very high speed and low distortion. With its internal feedback and gain-setting resistors the LMH6739 offers excellent AC performance while simplifying board layout and minimizing the affects of layout related parasitic components. The LMH6739 has no internal ground reference so single or split supply configurations are both equally useful.

#### SETTING THE CLOSED LOOP GAIN

The LMH6739 is a current feedback amplifier with on-chip  $R_F = R_G = 450\Omega$ . As such it can be configured with an  $A_V = +2$ ,  $A_V = +1$ , or an  $A_V = -1$  by connecting pins 3 and 4 as described in Table 1.

#### Table 1. Input Connections for all 3 Gain Possibilities

|                     | INPUT CON     | INECTIONS    |
|---------------------|---------------|--------------|
| GAIN A <sub>V</sub> | Non-Inverting | Inverting    |
| -1 V/V              | Ground        | Input Signal |
| +1 V/V              | Input Signal  | NC (Open)    |
| +2 V/V              | Input Signal  | Ground       |

TEXAS INSTRUMENTS

www.ti.com

#### SNOSAD2G - MAY 2004 - REVISED MARCH 2013

The gain of the LMH6739 is accurate to  $\pm 1\%$  and stable over temperature. The internal gain setting resistors,  $R_F$  and  $R_G$ , match very well. However, over process and temperature their absolute value will change. Using external resistors in series with  $R_G$  to change the gain will result in poor gain accuracy over temperature and from part to part.





#### Figure 24. Correction for Unity Gain Peaking

Figure 25. Frequency Response for Circuit in Figure 24

#### UNITY GAIN COMPENSATION

With a current feedback Selectable Gain Buffer like the LMH6739, the feedback resistor is a compromise between the value needed for stability at unity gain and the optimized value used at a gain of two. The result of this compromise is substantial peaking at unity gain. If this peaking is undesirable a simple RC filter at the input of the buffer will smooth the frequency response shown as Figure 24. Figure 25 shows the results of a simple filter placed on the non-inverting input. See Figure 26 and Figure 27 for another method for reducing unity gain peaking.





Figure 26. Alternate Unity Gain Compensation

Figure 27. Frequency Response for Circuit in Figure 26



Figure 28. Decoupling Capacitive Loads



#### DRIVING CAPACITIVE LOADS

Capacitive output loading applications will benefit from the use of a series output resistor  $R_{OUT}$ . Figure 28 shows the use of a series output resistor,  $R_{OUT}$ , to stabilize the amplifier output under capacitive loading. Capacitive loads of 5 to 120 pF are the most critical, causing ringing, frequency response peaking and possible oscillation. The charts "Suggested  $R_{OUT}$  vs. Cap Load" give a recommended value for selecting a series output resistor for mitigating capacitive loads. The values suggested in the charts are selected for .5 dB or less of peaking in the frequency response. This gives a good compromise between settling time and bandwidth. For applications where maximum frequency response is needed and some peaking is tolerable, the value of  $R_{OUT}$  can be reduced slightly from the recommended values.

#### LAYOUT CONSIDERATIONS

Whenever questions about layout arise, use the evaluation board as a guide. The LMH730275 is the evaluation board for the LMH6739.

To reduce parasitic capacitances ground and power planes should be removed near the input and output pins. Components in the feedback loop should be placed as close to the device as possible. For long signal paths controlled impedance lines should be used, along with impedance matching elements at both ends.

Bypass capacitors should be placed as close to the device as possible. Bypass capacitors from each rail to ground are applied in pairs. The larger electrolytic bypass capacitors can be located farther from the device, the smaller ceramic capacitors should be placed as close to the device as possible. The LMH6739 has multiple power and ground pins for enhanced supply bypassing. Every pin should ideally have a separate bypass capacitor. Sharing bypass capacitors may slightly degrade second order harmonic performance, especially if the supply traces are thin and /or long. In Figure 21 and Figure 22  $C_{SS}$  is optional, but is recommended for best second harmonic distortion. Another option to using  $C_{SS}$  is to use pairs of .01 µF and 0.1 µF ceramic capacitors for each supply bypass.

#### VIDEO PERFORMANCE

The LMH6739 has been designed to provide excellent performance with production quality video signals in a wide variety of formats such as HDTV and High Resolution VGA. NTSC and PAL performance is nearly flawless. Best performance will be obtained with back terminated loads. The back termination reduces reflections from the transmission line and effectively masks transmission line and other parasitic capacitances from the amplifier output stage. Figure 24 shows a typical configuration for driving a 75 $\Omega$  Cable. The amplifier is configured for a gain of two to make up for the 6 dB of loss in R<sub>OUT</sub>.



Figure 29. Maximum Power Dissipation

SNOSAD2G - MAY 2004 - REVISED MARCH 2013



www.ti.com

(1)

(2)

(3)

### POWER DISSIPATION

The LMH6739 is optimized for maximum speed and performance in the small form factor of the standard SSOP-16 package. To achieve its high level of performance, the LMH6739 consumes an appreciable amount of quiescent current which cannot be neglected when considering the total package power dissipation limit. The quiescent current contributes to about 40° C rise in junction temperature when no additional heat sink is used (V<sub>S</sub> =  $\pm$ 5V, all 3 channels on). Therefore, it is easy to see the need for proper precautions to be taken in order to make sure the junction temperature's absolute maximum rating of 150°C is not violated.

To ensure maximum output drive and highest performance, thermal shutdown is not provided. Therefore, it is of utmost importance to make sure that the  $T_{JMAX}$  is never exceeded due to the overall power dissipation (all 3 channels).

With the LMH6739 used in a back-terminated  $75\Omega$  RGB analog video system (with 2 V<sub>PP</sub> output voltage), the total power dissipation is around 435 mW of which 340 mW is due to the quiescent device dissipation (output black level at 0V). With no additional heat sink used, that puts the junction temperature to about 140° C when operated at 85°C ambient.

To reduce the junction temperature many options are available. Forced air cooling is the easiest option. An external add-on heat-sink can be added to the SSOP-16 package, or alternatively, additional board metal (copper) area can be utilized as heat-sink.

An effective way to reduce the junction temperature for the SSOP-16 package (and other plastic packages) is to use the copper board area to conduct heat. With no enhancement the major heat flow path in this package is from the die through the metal lead frame (inside the package) and onto the surrounding copper through the interconnecting leads. Since high frequency performance requires limited metal near the device pins the best way to use board copper to remove heat is through the bottom of the package. A gap filler with high thermal conductivity can be used to conduct heat from the bottom of the package to copper on the circuit board. Vias to a ground or power plane on the back side of the circuit board will provide additional heat dissipation. A combination of front side copper and vias to the back side can be combined as well.

Follow these steps to determine the maximum power dissipation for the LMH6739:

1. Calculate the quiescent (no-load) power:

 $\mathsf{P}_{\mathsf{AMP}} = \mathsf{I}_{\mathsf{CC}} \mathsf{x} (\mathsf{V}_{\mathsf{S}}) \mathsf{V}_{\mathsf{S}} = \mathsf{V}^{+} \cdot \mathsf{V}^{-}$ 

2. Calculate the RMS power dissipated in the output stage:

 $P_D$  (rms) = rms ((V\_S - V\_{OUT})\*I\_{OUT})

where V<sub>OUT</sub> and I<sub>OUT</sub> are the voltage and current across the external load and V<sub>S</sub> is the total supply current

3. Calculate the total RMS power:

 $P_T = P_{AMP} + P_D$ 

The maximum power that the LMH6739 package can dissipate at a given temperature can be derived with the following equation (See Figure 29):

 $P_{MAX} = (150^{\circ} - T_{AMB})/\theta_{JA}$ , where  $T_{AMB} =$  Ambient temperature (°C) and  $\theta_{JA} =$  Thermal resistance, from junction to ambient, for a given package (°C/W). For the SSOP package  $\theta_{JA}$  is 120°C/W.

### ESD PROTECTION

The LMH6739 is protected against electrostatic discharge (ESD) on all pins. The LMH6739 will survive 2000V Human Body model and 200V Machine model events.

Under closed loop operation the ESD diodes have no effect on circuit performance. There are occasions, however, when the ESD diodes will be evident. If the LMH6739 is driven by a large signal while the device is powered down the ESD diodes will conduct.

The current that flows through the ESD diodes will either exit the chip through the supply pins or will flow through the device, hence it is possible to power up a chip with a large signal applied to the input pins. Shorting the power pins to each other will prevent the chip from being powered up through the input.

SNOSAD2G - MAY 2004 - REVISED MARCH 2013

| Cł | nanges from Revision F (March 2013) to Revision G P | age  |
|----|-----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format  | . 12 |



13-Dec-2014

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LMH6739MQ/NOPB   | ACTIVE | SSOP         | DBQ     | 16   | 95      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LH67<br>39MQ   | Samples |
| LMH6739MQX/NOPB  | ACTIVE | SSOP         | DBQ     | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LH67<br>39MQ   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

13-Dec-2014

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| 1 | *All dimensions are nominal |      |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---|-----------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                      |      | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | LMH6739MQX/NOPB             | SSOP | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

7-Dec-2015



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMH6739MQX/NOPB | SSOP         | DBQ             | 16   | 2500 | 367.0       | 367.0      | 35.0        |

# **GENERIC PACKAGE VIEW**

## SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **DBQ0016A**



# **PACKAGE OUTLINE**

## SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- This dimension does not include interlead flash.
  Reference JEDEC registration MO-137, variation AB.



# DBQ0016A

# **EXAMPLE BOARD LAYOUT**

## SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBQ0016A

# **EXAMPLE STENCIL DESIGN**

## SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated