



Buy





### Texas INSTRUMENTS

### LMV358, LMV321, LMV324, LMV324S

SLOS263W - AUGUST 1999 - REVISED OCTOBER 2014

# LMV3xx Low-Voltage Rail-to-Rail Output Operational Amplifiers

### 1 Features

- 2.7-V and 5-V Performance
- -40°C to 125°C Operation
- Low-Power Shutdown Mode (LMV324S)
- No Crossover Distortion
- Low Supply Current
  - LMV321: 130 µA Typ
  - LMV358: 210 µA Typ
  - LMV324: 410 µA Typ
  - LMV324S: 410 µA Typ
- Rail-to-Rail Output Swing
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model
  - 1000-V Charged-Device Model

## 2 Applications

- **Desktop PCs**
- HVAC: Heating, Ventilating, and Air Conditioning
- Motor Control: AC Induction
- Netbooks
- Portable Media Players
- Power: Telecom DC/DC Module: Digital
- **Pro Audio Mixers**
- Refrigerators
- Washing Machines: High-End and Low-End

### 4 Simplified Schematic



## 3 Description

The LMV321, LMV358, LMV324, and LMV324S devices are single, dual, and quad low-voltage (2.7 V to 5.5 V) operational amplifiers with rail-to-rail output swing. These devices are the most costeffective solutions for applications where low-voltage operation, space saving, and low cost are needed. These amplifiers are designed specifically for lowvoltage (2.7 V to 5 V) operation, with performance specifications meeting or exceeding the LM358 and LM324 devices that operate from 5 V to 30 V. With package sizes down to one-half the size of the DBV (SOT-23) package, these devices can be used for a variety of applications.

### Device Information(1)

| PART NUMBER | PACKAGE (PIN) | BODY SIZE         |  |  |
|-------------|---------------|-------------------|--|--|
| LMV324      | SOIC (14)     | 8.65 mm × 3.91 mm |  |  |
| LMV321      | SOT-23 (5)    | 2.90 mm × 1.60 mm |  |  |
|             | SC-70 (5)     | 2.00 mm × 1.25 mm |  |  |
|             | VSSOP (8)     | 2.30 mm × 2.00 mm |  |  |
| LMV358      | VSSOP (8)     | 3.00 mm × 3.00 mm |  |  |
|             | TSSOP (8)     | 3.00 mm × 4.40 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

2

## **Table of Contents**

| 1 | Feat | ures 1                                                       |
|---|------|--------------------------------------------------------------|
| 2 | Арр  | lications 1                                                  |
| 3 |      | cription1                                                    |
| 4 | Sim  | plified Schematic1                                           |
| 5 | Revi | ision History 2                                              |
| 6 | Pin  | Configuration and Functions 3                                |
| 7 | Spe  | cifications 4                                                |
|   | 7.1  | Absolute Maximum Ratings 4                                   |
|   | 7.2  | Handling Ratings 4                                           |
|   | 7.3  | Recommended Operating Conditions 4                           |
|   | 7.4  | Thermal Information 4                                        |
|   | 7.5  | Electrical Characteristics: $V_{CC}$ + = 2.7 V               |
|   | 7.6  | Electrical Characteristics: $V_{CC}$ + = 5 V6                |
|   | 7.7  | Shutdown Characteristics, LMV324S: $V_{CC}$ + = 2.7 V 7      |
|   | 7.8  | Shutdown Characteristics, LMV324S: V <sub>CC</sub> + = 5 V 7 |
|   | 7.9  | Typical Characteristics 8                                    |
| 8 | Deta | niled Description 16                                         |

## 5 Revision History

| CI | hanges from Revision V (December 2013) to Revision W                                                                                                                                                                                                                                                      | Page |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added Applications, Handling Rating table, Thermal Information Table, Device Functional Modes, Application and<br>Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation<br>Support section, and Mechanical, Packaging, and Orderable Information section | 1    |
| CI | hanges from Revision U (July 2012) to Revision V                                                                                                                                                                                                                                                          | Page |
| •  | Updated document to new TI data sheet format                                                                                                                                                                                                                                                              | 1    |
| •  | Removed Ordering Information table.                                                                                                                                                                                                                                                                       | 3    |
| •  | Added ESD warning.                                                                                                                                                                                                                                                                                        | 23   |

|    | 8.1  | Overview                           |
|----|------|------------------------------------|
|    | 8.2  | Functional Block Diagram 16        |
|    | 8.3  | Feature Description 17             |
|    | 8.4  | Device Functional Modes 17         |
| 9  | Арр  | lication and Implementation        |
|    | 9.1  | Typical Application                |
| 10 | Pow  | ver Supply Recommendations 21      |
| 11 | Lay  | out 22                             |
|    | 11.1 | Layout Guidelines 22               |
|    | 11.2 | Layout Example 22                  |
| 12 | Dev  | ice and Documentation Support      |
|    | 12.1 | Related Links 23                   |
|    | 12.2 | Trademarks 23                      |
|    | 12.3 | Electrostatic Discharge Caution 23 |
|    | 12.4 | Glossary 23                        |
| 13 | Mec  | hanical, Packaging, and Orderable  |
|    | Info | rmation 23                         |





### 6 Pin Configuration and Functions



LMV321... DBV (SOT-23) OR DCK (SC-70) PACKAGE (TOP VIEW) 1IN+ 1 5 V<sub>CC+</sub> GND 2 1IN- 3 4 OUT

### LMV324...D (SOIC) OR PW (TSSOP) PACKAGE (TOP VIEW)

| 10UT [<br>1IN- [<br>1IN+ [ | 1<br>2<br>3 | 14 40UT<br>13 4IN-<br>12 4IN+ |
|----------------------------|-------------|-------------------------------|
| V <sub>CC+</sub>           | 4           | 11 🛛 GND                      |
| 2IN+ [                     | 5           | 10 ] 3IN+                     |
| 2IN- 🛛                     | 6           | 9 🛛 3IN-                      |
| 20UT [                     | 7           | 8] 3OUT                       |
|                            |             |                               |

### LMV324S...D (SOIC) OR PW (TSSOP) PACKAGE (TOP VIEW)

| 1                           |   |    | 1          |
|-----------------------------|---|----|------------|
| 10UT [                      |   | 16 | ] 40UT     |
| 1IN-[                       | 2 | 15 | ] 4IN–     |
| 1IN+ [                      | 3 | 14 | ] 4IN+     |
| V <sub>CC</sub> [<br>2IN+ [ | 4 | 13 | ] GND      |
| 2IN+ [                      | 5 | 12 | ] 3IN+     |
| 2IN-[                       | 6 | 11 | ] 3IN–     |
| 20UT [                      | 7 | 10 | ] ЗОИТ     |
| 1/2 SHDN [                  | 8 | 9  | ] 3/4 SHDN |
|                             |   |    |            |

### **Pin Functions**

|          |                    | PIN        |         |         |      |                                          |
|----------|--------------------|------------|---------|---------|------|------------------------------------------|
|          | LMV358             | LMV321     | LMV324  | LMV324S | TYPE | DESCRIPTION                              |
| NAME     | D, DDU,<br>DGK, PW | DBV or DCK | D or PW | D or PW |      |                                          |
| 3/4 SHDN | —                  | —          | —       | 9       | I    | Shutdown (logic low)/enable (logic high) |
| 1/2 SHDN | —                  | —          |         | 8       | I    | Shutdown (logic low)/enable (logic high) |
| 1IN+     | 3                  | 1          | 3       | 3       | I    | Noninverting input                       |
| 1IN-     | 2                  | 3          | 2       | 2       | I    | Inverting input                          |
| 2IN+     | 5                  | —          | 5       | 5       | I    | Noninverting input                       |
| 2IN-     | 6                  | —          | 6       | 6       | I    | Inverting input                          |
| 20UT     | 7                  | —          | 7       | 7       | 0    | Output                                   |
| 3IN+     | —                  | —          | 10      | 12      | I    | Noninverting input                       |
| 3IN-     | —                  | —          | 9       | 11      | I    | Inverting input                          |
| 3OUT     | —                  | —          | 8       | 10      | 0    | Output                                   |
| 4IN+     | —                  | —          | 12      | 14      | I    | Noninverting input                       |
| 4IN-     | _                  | —          | 13      | 15      | I    | Inverting input                          |
| 4OUT     | —                  | —          | 14      | 16      | 0    | Output                                   |
| GND      | 4                  | 2          | 11      | 13      | -    | Negative supply                          |
| OUT      | 1                  | 4          | 1       | 1       | 0    | OUT                                      |
| VCC+     | 8                  | 5          | 4       | 4       | -    | Positive supply                          |

SLOS263W - AUGUST 1999-REVISED OCTOBER 2014

www.ti.com

### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                 |                                                                     |                                                                 | MIN       | MAX  | UNIT |
|-----------------|---------------------------------------------------------------------|-----------------------------------------------------------------|-----------|------|------|
| V <sub>CC</sub> | Supply voltage <sup>(2)</sup>                                       |                                                                 |           | 5.5  | V    |
| V <sub>ID</sub> | Differential input voltage <sup>(3)</sup>                           |                                                                 |           | ±5.5 | V    |
| VI              | Input voltage range (either input)                                  |                                                                 | -0.2      | 5.7  | V    |
|                 | Duration of output short circuit (one amplifier) to ground $^{(4)}$ | At or below $T_A = 25^{\circ}C$ ,<br>$V_{CC} \le 5.5 \text{ V}$ | Unlimited |      |      |
| TJ              | Operating virtual junction temperature                              |                                                                 |           | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values (except differential voltages and  $V_{CC}$  specified for the measurement of  $I_{OS}$ ) are with respect to the network GND.

(3) Differential voltages are at IN+ with respect to IN-.

(4) Short circuits from outputs to V<sub>CC</sub> can cause excessive heating and eventual destruction.

### 7.2 Handling Ratings

|                    |                          |                                                                                          | MIN | MAX  | UNIT |
|--------------------|--------------------------|------------------------------------------------------------------------------------------|-----|------|------|
| T <sub>stg</sub>   | Storage temperature rang | je                                                                                       | -65 | 150  | °C   |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | 0   | 2500 | M    |
|                    |                          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0   | 1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions<sup>(1)</sup>

|                 |                                                          |                                                          | MIN | MAX | UNIT |
|-----------------|----------------------------------------------------------|----------------------------------------------------------|-----|-----|------|
| V <sub>CC</sub> | Supply voltage (single-supply operation)                 |                                                          | 2.7 | 5.5 | V    |
| V <sub>IH</sub> | Amplifier turn on voltage level $(1 M)/(224 S)^{(2)}$    | $V_{CC} = 2.7 V$                                         | 1.7 |     |      |
|                 | Amplifier turn-on voltage level (LMV324S) <sup>(2)</sup> | $V_{CC} = 5 V$                                           | 3.5 |     | V    |
| V <sub>IL</sub> | Amplifier turn off voltage level (LNI)/2245)             | $V_{CC} = 2.7 V$                                         |     | 0.7 |      |
|                 | Amplifier turn-off voltage level (LMV324S)               | $V_{CC} = 5 V$                                           |     | 1.5 | V    |
| T <sub>A</sub>  | Operating free-air temperature                           | I temperature (LMV321,<br>LMV358, LMV324,<br>LMV321IDCK) | -40 | 125 | °C   |
| . 4             |                                                          | I temperature (LMV324S)                                  | -40 | 85  | Ũ    |
|                 |                                                          | Q temperature                                            | -40 | 125 |      |

 All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

(2)  $V_{IH}$  should not be allowed to exceed  $V_{CC}$ .

### 7.4 Thermal Information

|                                                        |       | LMV3xx |        |       |       |       |       |       |        |        |      |
|--------------------------------------------------------|-------|--------|--------|-------|-------|-------|-------|-------|--------|--------|------|
|                                                        |       | D      |        | DBV   | DCK   | DDU   | DGK   | PW    |        | UNIT   |      |
|                                                        | 8 PIN | 14 PIN | 16 PIN | 5 PIN | 5 PIN | 8 PIN | 8 PIN | 8 PIN | 14 PIN | 16 PIN |      |
| $R_{\theta JA}$ Junction-to-ambient thermal resistance | 97    | 86     | 73     | 206   | 252   | 210   | 172   | 149   | 113    | 108    | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

4



## 7.5 Electrical Characteristics: V<sub>cc</sub>+ = 2.7 V

 $V_{CC+} = 2.7 \text{ V}, T_A = 25^{\circ}C \text{ (unless otherwise noted)}$ 

|                  | PARAMETER                                                  | TEST CONDI                                            | TIONS      | MIN                   | TYP <sup>(1)</sup>   | MAX      | UNIT               |
|------------------|------------------------------------------------------------|-------------------------------------------------------|------------|-----------------------|----------------------|----------|--------------------|
| V <sub>IO</sub>  | Input offset voltage                                       |                                                       |            |                       | 1.7                  | 7        | mV                 |
| $\alpha_{VIO}$   | Average temperature coefficient of<br>input offset voltage |                                                       |            |                       | 5                    |          | µV/°C              |
| I <sub>IB</sub>  | Input bias current                                         |                                                       |            |                       | 11                   | 250      | nA                 |
| I <sub>IO</sub>  | Input offset current                                       |                                                       |            |                       | 5                    | 50       | nA                 |
| CMRR             | Common-mode rejection ratio                                | V <sub>CM</sub> = 0 to 1.7 V                          |            | 50                    | 63                   |          | dB                 |
| k <sub>SVR</sub> | Supply-voltage rejection ratio                             | $V_{CC}$ = 2.7 V to 5 V, $V_{O}$ =                    | = 1 V      | 50                    | 60                   |          | dB                 |
| V                | Common-mode input voltage                                  | CMRR ≥ 50 dB                                          |            | 0                     | -0.2                 |          | V                  |
| V <sub>ICR</sub> | range                                                      | CIVIRR 2 30 0D                                        |            |                       | 1.9                  | 1.7      | v                  |
|                  | Output swing                                               |                                                       | High level | V <sub>CC</sub> – 100 | V <sub>CC</sub> – 10 |          | mV                 |
| Vo               |                                                            | $R_L = 10 \text{ k}\Omega \text{ to } 1.35 \text{ V}$ | Low level  |                       | 60                   | 180      | mv                 |
|                  |                                                            | LMV321I                                               |            | 80                    | 170                  |          |                    |
| I <sub>CC</sub>  | Supply current                                             | LMV358I (both amplifier                               |            | 140                   | 340                  | -0<br>μΑ |                    |
|                  | Supply current                                             | LMV324I and LMV324S (all four amplifiers)             | I          |                       | 260                  | 680      | μπ                 |
| B <sub>1</sub>   | Unity-gain bandwidth                                       | C <sub>L</sub> = 200 pF                               |            |                       | 1                    |          | MHz                |
| Φ <sub>m</sub>   | Phase margin                                               |                                                       |            |                       | 60                   |          | deg                |
| G <sub>m</sub>   | Gain margin                                                |                                                       |            |                       | 10                   |          | dB                 |
| Vn               | Equivalent input noise voltage                             | f = 1 kHz                                             |            |                       | 46                   |          | nV/√Hz             |
| l <sub>n</sub>   | Equivalent input noise current                             | f = 1 kHz                                             |            |                       | 0.17                 |          | pA/√ <del>Hz</del> |

(1) Typical values represent the likely parametric nominal values determined at the time of characterization. Typical values depend on the application and configuration and may vary over time. Typical values are not ensured on production material.

SLOS263W - AUGUST 1999 - REVISED OCTOBER 2014

TEXAS INSTRUMENTS

www.ti.com

### 7.6 Electrical Characteristics: V<sub>cc</sub>+ = 5 V

 $V_{CC+} = 5$  V, at specified free-air temperature (unless otherwise noted)

|                  | PARAMETER                                                     | TEST CONDIT                                               | TIONS       | T <sub>A</sub> <sup>(1)</sup> | MIN                   | TYP <sup>(2)</sup>   | MAX                             | UNIT  |  |
|------------------|---------------------------------------------------------------|-----------------------------------------------------------|-------------|-------------------------------|-----------------------|----------------------|---------------------------------|-------|--|
|                  | hannel affect on the sec                                      |                                                           |             | 25°C                          |                       | 1.7                  | 7                               |       |  |
| V <sub>IO</sub>  | Input offset voltage                                          |                                                           |             | Full range                    |                       |                      | 9                               | mV    |  |
| α <sub>VIO</sub> | Average temperature<br>coefficient of input offset<br>voltage |                                                           |             | 25°C                          |                       | 5                    |                                 | µV/°C |  |
|                  |                                                               |                                                           |             | 25°C                          |                       | 15                   | 250                             |       |  |
| I <sub>IB</sub>  | Input bias current                                            |                                                           |             | Full range                    |                       |                      | 500                             | nA    |  |
|                  | land offerst summerst                                         |                                                           |             | 25°C                          |                       | 5                    | 50                              | - 1   |  |
| I <sub>IO</sub>  | Input offset current                                          |                                                           |             | Full range                    |                       |                      | 150                             | nA    |  |
| CMRR             | Common-mode rejection ratio                                   | $V_{CM} = 0$ to 4 V                                       |             | 25°C                          | 50                    | 65                   |                                 | dB    |  |
| k <sub>SVR</sub> | Supply-voltage rejection ratio                                | $V_{CC}$ = 2.7 V to 5 V, $V_{O}$<br>V <sub>CM</sub> = 1 V | = 1 V,      | 25°C                          | 50                    | 60                   |                                 | dB    |  |
| V <sub>ICR</sub> | Common-mode input                                             | CMRR ≥ 50 dB                                              |             | 25°C                          | 0                     | -0.2                 |                                 | V     |  |
| ICR              | voltage range                                                 |                                                           |             | 20 0                          |                       | 4.2                  | 4                               | v     |  |
|                  |                                                               |                                                           | High level  | 25°C                          | $V_{CC} - 300$        | $V_{CC}-40$          |                                 |       |  |
|                  |                                                               | $R_L = 2 k\Omega$ to 2.5 V                                | riigirievei | Full range                    | $V_{CC} - 400$        |                      |                                 |       |  |
|                  |                                                               | $R_{L} = 2 R_{22} t0 2.3 v$                               | Low level   | 25°C                          |                       | 120                  | 300                             |       |  |
| ~                |                                                               |                                                           | LOW level   | Full range                    |                       |                      | 400                             | mV    |  |
| Vo               | Output swing                                                  |                                                           | Lligh lovel | 25°C                          | V <sub>CC</sub> – 100 | V <sub>CC</sub> – 10 |                                 | mv    |  |
|                  |                                                               |                                                           | High level  | Full range                    | V <sub>CC</sub> – 200 |                      | 300<br>400<br>180<br>280<br>250 |       |  |
|                  |                                                               | $R_L = 10 \text{ k}\Omega \text{ to } 2.5 \text{ V}$      | 1           | 25°C                          |                       | 65                   | 180                             |       |  |
|                  |                                                               |                                                           | Low level   | Full range                    |                       |                      | 280                             |       |  |
|                  | Large-signal differential                                     | D 010                                                     | -           | 25°C                          | 15                    | 100                  |                                 |       |  |
| A <sub>VD</sub>  | voltage gain                                                  | $R_L = 2 k\Omega$                                         |             | Full range                    | 10                    |                      |                                 | V/mV  |  |
|                  | Output short-circuit                                          | Sourcing, $V_0 = 0 V$                                     |             | 0500                          | 5                     | 60                   |                                 |       |  |
| los              | current                                                       | Sinking, V <sub>O</sub> = 5 V                             |             | 25°C                          | 10                    | 160                  |                                 | mA    |  |
|                  |                                                               |                                                           |             | 25°C                          |                       | 130                  | 250                             |       |  |
|                  |                                                               | LMV321I                                                   |             | Full range                    |                       |                      | 350                             |       |  |
|                  |                                                               |                                                           |             | 25°C                          |                       | 210                  | 440                             |       |  |
| I <sub>CC</sub>  | Supply current                                                | LMV358I (both amplifie                                    | ers)        | Full range                    |                       |                      | 615                             | μA    |  |
|                  |                                                               | LMV324I and LMV324                                        | SI          | 25°C                          |                       | 410                  | 830                             |       |  |
|                  |                                                               | (all four amplifiers)                                     |             | Full range                    |                       |                      | 1160                            |       |  |
| B <sub>1</sub>   | Unity-gain bandwidth                                          | C <sub>L</sub> = 200 pF                                   |             | 25°C                          |                       | 1                    |                                 | MHz   |  |
| Ф <sub>т</sub>   | Phase margin                                                  |                                                           |             | 25°C                          |                       | 60                   |                                 | deg   |  |
| G <sub>m</sub>   | Gain margin                                                   |                                                           |             | 25°C                          |                       | 10                   |                                 | dB    |  |
| V <sub>n</sub>   | Equivalent input<br>noise voltage                             | f = 1 kHz                                                 |             | 25°C                          |                       | 39                   |                                 | nV/√H |  |
| I <sub>n</sub>   | Equivalent input noise current                                | f = 1 kHz                                                 |             | 25°C                          |                       | 0.21                 |                                 | pA/√H |  |
| SR               | Slew rate                                                     |                                                           |             | 25°C                          |                       | 1                    |                                 | V/µs  |  |

(1) Full range  $T_A = -40^{\circ}$ C to 125°C for I temperature(LMV321, LMV358, LMV324, LMV321IDCK), -40°C to 85°C for (LMV324S) and -40°C to 125°C for Q temperature.

(2) Typical values represent the likely parametric nominal values determined at the time of characterization. Typical values depend on the application and configuration and may vary over time. Typical values are not ensured on production material.



### 7.7 Shutdown Characteristics, LMV324S: V<sub>cc</sub>+ = 2.7 V

 $V_{CC+} = 2.7 \text{ V}, T_{A} = 25^{\circ}\text{C}$  (unless otherwise noted)

| • • • • • • • • • •   |                                               |                                                  |     |                    |     |      |
|-----------------------|-----------------------------------------------|--------------------------------------------------|-----|--------------------|-----|------|
|                       | PARAMETER                                     | TEST CONDITIONS                                  | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
| I <sub>CC(SHDN)</sub> | Supply current in shutdown mode (per channel) | <u>SHDN</u> ≤ 0.6 V                              |     |                    | 5   | μA   |
| t <sub>(on)</sub>     | Amplifier turn-on time                        | $A_V = 1$ , $R_L = Open$ (measured at 50% point) |     | 2                  |     | μs   |
| t <sub>(off)</sub>    | Amplifier turn-off time                       | $A_V = 1$ , $R_L = Open$ (measured at 50% point) |     | 40                 |     | ns   |

(1) Typical values represent the likely parametric nominal values determined at the time of characterization. Typical values depend on the application and configuration and may vary over time. Typical values are not ensured on production material.

### 7.8 Shutdown Characteristics, LMV324S: V<sub>cc</sub>+ = 5 V

 $V_{CC+} = 5 \text{ V}, \text{ } T_A = 25^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

|                       | PARAMETER                                     | TEST CONDITIONS                                                                                  | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| I <sub>CC(SHDN)</sub> | Supply current in shutdown mode (per channel) | $\overline{\text{SHDN}} \le 0.6 \text{ V}, \text{ T}_{\text{A}} = \text{Full Temperature Range}$ |     |                    | 5   | μA   |
| t <sub>(on)</sub>     | Amplifier turn-on time                        | $A_V = 1$ , $R_L = Open$ (measured at 50% point)                                                 |     | 2                  |     | μs   |
| t <sub>(off)</sub>    | Amplifier turn-off time                       | $A_V = 1$ , $R_L = Open$ (measured at 50% point)                                                 |     | 40                 |     | ns   |

(1) Typical values represent the likely parametric nominal values determined at the time of characterization. Typical values depend on the application and configuration and may vary over time. Typical values are not ensured on production material.

### LMV358, LMV321, LMV324, LMV324S

SLOS263W-AUGUST 1999-REVISED OCTOBER 2014

Texas Instruments

www.ti.com

### 7.9 Typical Characteristics



8

Copyright © 1999-2014, Texas Instruments Incorporated

Product Folder Links: LMV358 LMV321 LMV324 LMV324S



### **Typical Characteristics (continued)**



Copyright © 1999–2014, Texas Instruments Incorporated

Submit Documentation Feedback 9

SLOS263W-AUGUST 1999-REVISED OCTOBER 2014



www.ti.com

### **Typical Characteristics (continued)**



Copyright © 1999–2014, Texas Instruments Incorporated



### **Typical Characteristics (continued)**



Copyright © 1999–2014, Texas Instruments Incorporated

### LMV358, LMV321, LMV324, LMV324S

SLOS263W-AUGUST 1999-REVISED OCTOBER 2014

### **Typical Characteristics (continued)**



Product Folder Links: LMV358 LMV321 LMV324 LMV324S



www.ti.com



### **Typical Characteristics (continued)**



Copyright © 1999–2014, Texas Instruments Incorporated

Submit Documentation Feedback 13

SLOS263W-AUGUST 1999-REVISED OCTOBER 2014



www.ti.com

### **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**



TEXAS INSTRUMENTS

www.ti.com

### 8 Detailed Description

### 8.1 Overview

The LMV321, LMV358, LMV324, and LMV324S devices are single, dual, and quad low-voltage (2.7 V to 5.5 V) operational amplifiers with rail-to-rail output swing. The LMV324S device, which is a variation of the standard LMV324 device, includes a power-saving shutdown feature that reduces supply current when the amplifiers are not needed. Channels 1 and 2 together are put in shutdown, as are channels 3 and 4. While in shutdown, the outputs actively are pulled low.

The LMV321, LMV358, LMV324, and LMV324S devices are the most cost-effective solutions for applications where low-voltage operation, space saving, and low cost are needed. These amplifiers are designed specifically for low-voltage (2.7 V to 5 V) operation, with performance specifications meeting or exceeding the LM358 and LM324 devices that operate from 5 V to 30 V. Additional features of the LMV3xx devices are a common-mode input voltage range that includes ground, 1-MHz unity-gain bandwidth, and 1-V/µs slew rate.

The LMV321 device is available in the ultra-small package, which is approximately one-half the size of the DBV (SOT-23) package. This package saves space on printed circuit boards and enables the design of small portable electronic devices. It also allows the designer to place the device closer to the signal source to reduce noise pickup and increase signal integrity.

### 8.2 Functional Block Diagram





### 8.3 Feature Description

### 8.3.1 Operating Voltage

The LMV321, LMV358, LMV324, LMV324S devices are fully specified and ensured for operation from 2.7 V to 5 V. In addition, many specifications apply from –40°C to 125°C. Parameters that vary significantly with operating voltages or temperature are shown in the *Typical Characteristics* graphs.

### 8.3.2 Unity-Gain Bandwidth

The unity-gain bandwidth is the frequency up to which an amplifier with a unity gain may be operated without greatly distorting the signal. The LMV321, LMV358, LMV324, LMV324S devices have a 1-MHz unity-gain bandwidth.

### 8.3.3 Slew Rate

The slew rate is the rate at which an operational amplifier can change its output when there is a change on the input. The LMV321, LMV358, LMV324, LMV324S devices have a 1-V/µs slew rate.

### 8.4 Device Functional Modes

The LMV321, LMV358, LMV324, LMV324S devices are powered on when the supply is connected. The LMV324S device, which is a variation of the standard LMV324 device, includes a power-saving shutdown feature that reduces supply current to a maximum of 5  $\mu$ A per channel when the amplifiers are not needed. Each of these devices can be operated as a single supply operational amplifier or dual supply amplifier depending on the application.

LMV358, LMV321, LMV324, LMV324S SLOS263W – AUGUST 1999–REVISED OCTOBER 2014

Copyright © 1999-2014, Texas Instruments Incorporated

18 Submit Documentation Feedback

### Application and Implementation 9

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Typical Application

Some applications require differential signals. Figure 46 shows a simple circuit to convert a single-ended input of 0.5 to 2 V into differential output of ±1.5 V on a single 2.7-V supply. The output range is intentionally limited to maximize linearity. The circuit is composed of two amplifiers. One amplifier acts as a buffer and creates a voltage,  $V_{OUT+}$ . The second amplifier inverts the input and adds a reference voltage to generate  $V_{OUT-}$ . Both  $V_{OUT+}$  and  $V_{OUT-}$  range from 0.5 to 2 V. The difference,  $V_{DIFF}$ , is the difference between  $V_{OUT+}$  and  $V_{OUT+}$  and  $V_{OUT+}$ . The LMV358 was used to build this circuit.

Vout+

Figure 46. Schematic for Single-Ended Input to Differential Output Conversion





(1)

### **Typical Application (continued)**

### 9.1.1 Design Requirements

The design requirements are as follows:

- Supply voltage: 2.7 V
- Reference voltage: 2.5 V
- Input: 0.5 to 2 V
- Output differential: ±1.5 V

### 9.1.2 Detailed Design Procedure

The circuit in Figure 46 takes a single-ended input signal,  $V_{IN}$ , and generates two output signals,  $V_{OUT+}$  and  $V_{OUT-}$  using two amplifiers and a reference voltage,  $V_{REF}$ .  $V_{OUT+}$  is the output of the first amplifier and is a buffered version of the input signal,  $V_{IN}$  (see Equation 1).  $V_{OUT-}$  is the output of the second amplifier which uses  $V_{REF}$  to add an offset voltage to  $V_{IN}$  and feedback to add inverting gain. The transfer function for  $V_{OUT-}$  is Equation 2.

$$V_{OUT+} = V_{IN}$$

$$V_{\text{OUT-}} = V_{\text{REF}} \times \left(\frac{R_4}{R_3 + R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right) - V_{\text{IN}} \times \frac{R_2}{R_1}$$
(2)

The differential output signal,  $V_{DIFF}$ , is the difference between the two single-ended output signals,  $V_{OUT+}$  and  $V_{OUT-}$ . Equation 3 shows the transfer function for  $V_{DIFF}$ . By applying the conditions that  $R_1 = R_2$  and  $R_3 = R_4$ , the transfer function is simplified into Equation 6. Using this configuration, the maximum input signal is equal to the reference voltage and the maximum output of each amplifier is equal to the  $V_{REF}$ . The differential output range is  $2 \times V_{REF}$ . Furthermore, the common mode voltage will be one half of  $V_{REF}$  (see Equation 7).

$$V_{\text{DIFF}} = V_{\text{OUT}+} - V_{\text{OUT}-} = V_{\text{IN}} \times \left(1 + \frac{R_2}{R_1}\right) - V_{\text{REF}} \times \left(\frac{R_4}{R_3 + R_4}\right) \left(1 + \frac{R_2}{R_1}\right)$$
(3)

$$V_{OUT+} = V_{IN}$$

$$V_{OUT-} = V_{REF} - V_{IN}$$

$$V_{OUT-} = 2 V_{I} - V_{I}$$
(6)

$$V_{\text{DIFF}} = 2 \times V_{\text{IN}} - V_{\text{REF}}$$

$$V_{\text{cm}} = \left(\frac{V_{\text{OUT}+} + V_{\text{OUT}-}}{2}\right) = \frac{1}{2} V_{\text{REF}}$$
(7)

### 9.1.2.1 Amplifier Selection

Linearity over the input range is key for good dc accuracy. The common mode input range and the output swing limitations determine the linearity. In general, an amplifier with rail-to-rail input and output swing is required. Bandwidth is a key concern for this design. Because LMV358 has a bandwidth of 1 MHz, this circuit will only be able to process signals with frequencies of less than 1 MHz.

### 9.1.2.2 Passive Component Selection

Because the transfer function of  $V_{OUT-}$  is heavily reliant on resistors (R<sub>1</sub>, R<sub>2</sub>, R<sub>3</sub>, and R<sub>4</sub>), use resistors with low tolerances to maximize performance and minimize error. This design used resistors with resistance values of 36 k $\Omega$  with tolerances measured to be within 2%. If the noise of the system is a key parameter, the user can select smaller resistance values (6 k $\Omega$  or lower) to keep the overall system noise low. This ensures that the noise from the resistors is lower than the amplifier noise.





### **Typical Application (continued)**

### 9.1.3 Application Curves

The measured transfer functions in Figure 47, Figure 48, and Figure 49 were generated by sweeping the input voltage from 0 V to 2.5 V. However, this design should only be used between 0.5 V and 2 V for optimum linearity.





### **10** Power Supply Recommendations

The LMV321, LMV358, LMV324, LMV324S devices are specified for operation from 2.7 to 5 V; many specifications apply from –40°C to 125°C. The *Typical Characteristics* section presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

### CAUTION

Supply voltages larger than 5.5 V can permanently damage the device (see the *Absolute Maximum Ratings*).

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high impedance power supplies. For more detailed information on bypass capacitor placement, refer to the *Layout*.

### 11 Layout

### 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the
  operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance
  power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, refer to *Circuit Board Layout Techniques*, (SLOA089).
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in *Layout Example*.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

### 11.2 Layout Example



Figure 50. Operational Amplifier Schematic for Noninverting Configuration







### **12** Device and Documentation Support

### 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|--------------|------------------------|---------------------|---------------------|
| LMV321  | Click here     | Click here   | Click here             | Click here          | Click here          |
| LMV358  | Click here     | Click here   | Click here             | Click here          | Click here          |
| LMV324  | Click here     | Click here   | Click here             | Click here          | Click here          |
| LMV324S | Click here     | Click here   | Click here             | Click here          | Click here          |

### Table 1. Related Links

### 12.2 Trademarks

All trademarks are the property of their respective owners.

### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.



6-Dec-2017

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | -       | Pins |      | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp      | Op Temp (°C) | Device Marking                | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|----------------------------|--------------------|--------------|-------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)                        | (3)                |              | (4/5)                         |         |
| LMV321IDBVR      | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | (RC1F, RC1K)                  | Samples |
| LMV321IDBVRE4    | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | (RC1F, RC1K)                  | Samples |
| LMV321IDBVRG4    | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | (RC1F, RC1K)                  | Samples |
| LMV321IDBVT      | ACTIVE | SOT-23       | DBV     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | (RC1F, RC1K)                  | Samples |
| LMV321IDBVTE4    | ACTIVE | SOT-23       | DBV     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | (RC1F, RC1K)                  | Samples |
| LMV321IDBVTG4    | ACTIVE | SOT-23       | DBV     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | (RC1F, RC1K)                  | Samples |
| LMV321IDCKR      | ACTIVE | SC70         | DCK     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | (R3C, R3F, R3O, R3<br>R, R3Z) | Samples |
| LMV321IDCKRE4    | ACTIVE | SC70         | DCK     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | (R3C, R3F, R3O, R3<br>R, R3Z) | Samples |
| LMV321IDCKRG4    | ACTIVE | SC70         | DCK     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | (R3C, R3F, R3O, R3<br>R, R3Z) | Samples |
| LMV321IDCKT      | ACTIVE | SC70         | DCK     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | (R3C, R3F, R3R)               | Samples |
| LMV321IDCKTG4    | ACTIVE | SC70         | DCK     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | (R3C, R3F, R3R)               | Samples |
| LMV324ID         | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | LMV324I                       | Samples |
| LMV324IDG4       | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | LMV324I                       | Samples |
| LMV324IDR        | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN          | Level-1-260C-UNLIM | -40 to 125   | LMV324I                       | Samples |
| LMV324IDRE4      | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | LMV324I                       | Samples |
| LMV324IDRG4      | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | LMV324I                       | Samples |
| LMV324IPWR       | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN          | Level-1-260C-UNLIM | -40 to 125   | MV324I                        | Samples |



## PACKAGE OPTION ADDENDUM

6-Dec-2017

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------|--------------------|--------------|-------------------------|---------|
| LMV324IPWRE4     | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV324I                  | Samples |
| LMV324IPWRG4     | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV324I                  | Samples |
| LMV324QD         | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | LMV324Q                 | Samples |
| LMV324QDG4       | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | LMV324Q                 | Samples |
| LMV324QDR        | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | LMV324Q                 | Samples |
| LMV324QDRG4      | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | LMV324Q                 | Samples |
| LMV324QPW        | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV324Q                  | Samples |
| LMV324QPWG4      | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV324Q                  | Samples |
| LMV324QPWR       | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV324Q                  | Samples |
| LMV324QPWRE4     | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV324Q                  | Samples |
| LMV358ID         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV358I                  | Samples |
| LMV358IDDUR      | ACTIVE | VSSOP        | DDU                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | RA5R                    | Samples |
| LMV358IDDURG4    | ACTIVE | VSSOP        | DDU                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | RA5R                    | Samples |
| LMV358IDE4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV358I                  | Samples |
| LMV358IDG4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV358I                  | Samples |
| LMV358IDGKR      | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (R5B, R5Q, R5R)         | Samples |
| LMV358IDGKRG4    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (R5B, R5Q, R5R)         | Samples |
| LMV358IDR        | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | MV358I                  | Samples |



## PACKAGE OPTION ADDENDUM

6-Dec-2017

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|-------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)               | (3)                |              | (4/5)          |         |
| LMV358IDRE4      | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV358I         | Samples |
| LMV358IDRG4      | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV358I         | Samples |
| LMV358IPW        | ACTIVE | TSSOP        | PW      | 8    | 150     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV358I         | Samples |
| LMV358IPWG4      | ACTIVE | TSSOP        | PW      | 8    | 150     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV358I         | Samples |
| LMV358IPWR       | ACTIVE | TSSOP        | PW      | 8    | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | MV358I         | Samples |
| LMV358IPWRE4     | ACTIVE | TSSOP        | PW      | 8    | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV358I         | Samples |
| LMV358IPWRG4     | ACTIVE | TSSOP        | PW      | 8    | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV358I         | Samples |
| LMV358QD         | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV358Q         | Samples |
| LMV358QDDUR      | ACTIVE | VSSOP        | DDU     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | RAHR           | Samples |
| LMV358QDDURG4    | ACTIVE | VSSOP        | DDU     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | RAHR           | Samples |
| LMV358QDG4       | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV358Q         | Samples |
| LMV358QDGKR      | ACTIVE | VSSOP        | DGK     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (RHO, RHR)     | Samples |
| LMV358QDGKRG4    | ACTIVE | VSSOP        | DGK     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (RHO, RHR)     | Samples |
| LMV358QDR        | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV358Q         | Samples |
| LMV358QPWR       | ACTIVE | TSSOP        | PW      | 8    | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | MV358Q         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device.



6-Dec-2017

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMV321IDBVR  | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| LMV321IDBVT  | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| LMV321IDCKR  | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| LMV321IDCKR  | SC70            | DCK                | 5    | 3000 | 180.0                    | 9.2                      | 2.3        | 2.55       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV321IDCKT  | SC70            | DCK                | 5    | 250  | 180.0                    | 9.2                      | 2.3        | 2.55       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV321IDCKT  | SC70            | DCK                | 5    | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| LMV324IDR    | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| LMV324IDR    | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| LMV324IDR    | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.8                     | 6.5        | 9.5        | 2.3        | 8.0        | 16.0      | Q1               |
| LMV324IDRG4  | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| LMV324IPWR   | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LMV324IPWR   | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LMV324IPWRG4 | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LMV324QDR    | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| LMV324QPWR   | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LMV358IDDUR  | VSSOP           | DDU                | 8    | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| LMV358IDGKR  | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV358IDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**



www.ti.com

7-Dec-2017

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMV358IDR    | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMV358IDR    | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMV358IDRG4  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMV358IPWR   | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LMV358IPWR   | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LMV358IPWRG4 | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LMV358QDDUR  | VSSOP           | DDU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| LMV358QDGKR  | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV358QDR    | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMV358QPWR   | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |





| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMV321IDBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| LMV321IDBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| LMV321IDCKR | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| LMV321IDCKR | SC70         | DCK             | 5    | 3000 | 205.0       | 200.0      | 33.0        |
| LMV321IDCKT | SC70         | DCK             | 5    | 250  | 205.0       | 200.0      | 33.0        |
| LMV321IDCKT | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| LMV324IDR   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |

## PACKAGE MATERIALS INFORMATION



www.ti.com

7-Dec-2017

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMV324IDR    | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| LMV324IDR    | SOIC         | D               | 14   | 2500 | 364.0       | 364.0      | 27.0        |
| LMV324IDRG4  | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| LMV324IPWR   | TSSOP        | PW              | 14   | 2000 | 364.0       | 364.0      | 27.0        |
| LMV324IPWR   | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| LMV324IPWRG4 | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| LMV324QDR    | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| LMV324QPWR   | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| LMV358IDDUR  | VSSOP        | DDU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| LMV358IDGKR  | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| LMV358IDR    | SOIC         | D               | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| LMV358IDR    | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| LMV358IDR    | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMV358IDRG4  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| LMV358IPWR   | TSSOP        | PW              | 8    | 2000 | 364.0       | 364.0      | 27.0        |
| LMV358IPWR   | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |
| LMV358IPWRG4 | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |
| LMV358QDDUR  | VSSOP        | DDU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| LMV358QDGKR  | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| LMV358QDR    | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| LMV358QPWR   | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |

DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **PW0008A**



## **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.



## PW0008A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PW0008A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

DCK (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-203 variation AA.



#### LAND PATTERN DATA



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



DDU (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



Α. All linear dimensions are in millimeters.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion. C.
- D. Falls within JEDEC MO-187 variation CA.





- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### DBV 5

## **GENERIC PACKAGE VIEW**

# SOT-23 - 1.45 mm max height SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **DBV0005A**



#### **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.



## DBV0005A

# **EXAMPLE BOARD LAYOUT**

#### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



#### DBV0005A

# **EXAMPLE STENCIL DESIGN**

#### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Board assembly site may have different recommendations for stencil design.



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated