

SNOS554D-MAY 1998-REVISED MARCH 2013

# LPC660 Low Power CMOS Quad Operational Amplifier

Check for Samples: LPC660

# FEATURES

- Rail-to-rail output swing
- Micropower operation: (1 mW)
- Specified for 100 k $\Omega$  and 5 k $\Omega$  loads
- High voltage gain: 120 dB
- Low input offset voltage: 3 mV
- Low offset voltage drift: 1.3 µV/°C
- Ultra low input bias current: 2 fA
- Input common-mode includes V<sup>−</sup>
- Operation range from +5V to +15V
- Low distortion: 0.01% at 1 kHz
- Slew rate: 0.11 V/µs
- Full military temp. range available

# **APPLICATIONS**

- High-impedance buffer
- Precision current-to-voltage converter
- Long-term integrator
- High-impedance preamplifier
- Active filter
- Sample-and-Hold circuit
- Peak detector

# **Application Circuit**

# DESCRIPTION

The LPC660 CMOS Quad operational amplifier is ideal for operation from a single supply. It features a wide range of operating voltages from +5V to +15V and features rail-to-rail output swing in addition to an input common-mode range that includes ground. Performance limitations that have plagued CMOS amplifiers in the past are not a problem with this design. Input V<sub>OS</sub>, drift, and broadband noise as well as voltage gain (into 100 k $\Omega$  and 5 k $\Omega$ ) are all equal to or better than widely accepted bipolar equivalents, while the power supply requirement is typically less than 1 mW.

This chip is built with National's advanced Double-Poly Silicon-Gate CMOS process.

See the LPC662 datasheet for a Dual CMOS operational amplifier and LPC661 datasheet for a single CMOS operational amplifier with these same features.



Oscillator frequency is determined by R1, R2, C1, and C2:  $f_{OSC}$  = 1/2 $\pi$ RC where R = R1 = R2 and C = C1 = C2.

## Figure 1. Sine-Wave Oscillator

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings (1)

| Differential Input Voltage                        | ±Supply Voltage                                    |
|---------------------------------------------------|----------------------------------------------------|
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) | 16V                                                |
| Output Short Circuit to V <sup>+</sup>            | (2)                                                |
| Output Short Circuit to V <sup>−</sup>            | (3)                                                |
| Lead Temperature                                  |                                                    |
| (Soldering, 10 sec.)                              | 260°C                                              |
| Storage Temp. Range                               | -65°C to +150°C                                    |
| Junction Temperature (4)                          | 150°C                                              |
| ESD Rating                                        |                                                    |
| (C = 100 pF, R = 1.5 kΩ)                          | 1000V                                              |
| Power Dissipation                                 | (4)                                                |
| Current at Input Pin                              | ±5 mA                                              |
| Current at Output Pin                             | ±18 mA                                             |
| Voltage at Input/Output Pin                       | (V <sup>+</sup> ) + 0.3V, (V <sup>−</sup> ) − 0.3V |
| Current at Power Supply Pin                       | 35 mA                                              |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed.

Do not connect output to V<sup>+</sup>when V<sup>+</sup> is greater than 13V or reliability may be adversely affected.

Applies to both single supply and split supply operation. Continuous short circuit operation at elevated ambient temperature and/or (3) multiple Op Amp shorts can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30 mA over long term may adversely affect reliability.

The maximum power dissipation is a function of  $T_{J(max)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient (4) temperature is  $P_D = (T_{J(max)} - T_A)\theta_{JA}$ .

# Operating Ratings <sup>(1)</sup>

| Temperature Range                                    |                                           |
|------------------------------------------------------|-------------------------------------------|
| LPC660AM                                             | -55°C ≤ T <sub>J</sub> ≤ +125°C           |
| LPC660AI                                             | $-40^{\circ}C \le T_{J} \le +85^{\circ}C$ |
| LPC660I                                              | $-40^{\circ}C \le T_{J} \le +85^{\circ}C$ |
| Supply Range                                         | 4.75V to 15.5V                            |
| Power Dissipation                                    | (2)                                       |
| Thermal Resistance ( $\theta_{JA}$ ), <sup>(3)</sup> |                                           |
| 14-Pin Ceramic DIP                                   | 90°C/W                                    |
| 14-Pin Molded DIP                                    | 85°C/W                                    |
| 14-Pin SOIC                                          | 115°C/W                                   |
| 14-Pin Side Brazed Ceramic DIP                       | 90°C/W                                    |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. For operating at elevated temperatures, the device must be derated based on the thermal resistance  $\theta_{JA}$  with  $P_D = (T_J - T_A)/\theta_{JA}$ .

All numbers apply for packages soldered directly into a PC board.



## **DC Electrical Characteristics**

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}$ C. **Boldface** limits apply at the temperature extremes. V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = 1.5V, V<sub>O</sub> = 2.5V, and R<sub>L</sub> > 1M unless otherwise specified.

|                                       |                                     |                      | LPC660AM                            | I DOCCOAL            |                      | Units  |
|---------------------------------------|-------------------------------------|----------------------|-------------------------------------|----------------------|----------------------|--------|
| Parameter                             | Conditions                          | Тур                  | LPC660AMJ/883                       | LPC660AI             | LPC660I              |        |
|                                       |                                     |                      | Limit <sup>(1)</sup> <sup>(2)</sup> | Limit <sup>(1)</sup> | Limit <sup>(1)</sup> |        |
| Input Offset Voltage                  |                                     | 1                    | 3                                   | 3                    | 6                    | mV     |
|                                       |                                     |                      | 3.5                                 | 3.3                  | 6.3                  | max    |
| Input Offset Voltage<br>Average Drift |                                     | 1.3                  |                                     |                      |                      | µV/°C  |
| Input Bias Current                    |                                     | 0.002                | 20                                  |                      |                      | pА     |
|                                       |                                     |                      | 100                                 | 4                    | 4                    | max    |
| Input Offset Current                  |                                     | 0.001                | 20                                  |                      |                      | pА     |
|                                       |                                     |                      | 100                                 | 2                    | 2                    | max    |
| Input Resistance                      |                                     | >1                   |                                     |                      |                      | Tera Ω |
| Common Mode Rejection                 | $0V \le V_{CM} \le 12.0V$           | 83                   | 70                                  | 70                   | 63                   | dB     |
| Ratio                                 | V <sup>+</sup> = 15V                |                      | 68                                  | 68                   | 61                   | min    |
| Positive Power Supply                 | 5V ≤ V <sup>+</sup> ≤ 15V           | 83                   | 70                                  | 70                   | 63                   | dB     |
| Rejection Ratio                       |                                     |                      | 68                                  | 68                   | 61                   | min    |
| Negative Power Supply                 | 0V ≤ V <sup>-</sup> ≤ −10V          | 94                   | 84                                  | 84                   | 74                   | dB     |
| Rejection Ratio                       |                                     |                      | 82                                  | 83                   | 73                   | min    |
| Input Common Mode                     | V <sup>+</sup> = 5V & 15V           | -0.4                 | -0.1                                | -0.1                 | -0.1                 | V      |
| Voltage Range                         | For CMRR > 50 dB                    |                      | 0                                   | 0                    | 0                    | max    |
|                                       |                                     | V <sup>+</sup> - 1.9 | V <sup>+</sup> - 2.3                | V <sup>+</sup> - 2.3 | V <sup>+</sup> - 2.3 | V      |
|                                       |                                     |                      | V <sup>+</sup> - 2.6                | V <sup>+</sup> - 2.5 | V <sup>+</sup> - 2.5 | min    |
| Large Signal                          | $R_{L} = 100 \text{ k}\Omega^{(3)}$ | 1000                 | 400                                 | 400                  | 300                  | V/mV   |
| Voltage Gain                          | Sourcing                            |                      | 250                                 | 300                  | 200                  | min    |
|                                       | Sinking                             | 500                  | 180                                 | 180                  | 90                   | V/mV   |
|                                       |                                     |                      | 70                                  | 120                  | 70                   | min    |
|                                       | $R_L = 5 k\Omega^{(3)}$             | 1000                 | 200                                 | 200                  | 100                  | V/mV   |
|                                       | Sourcing                            |                      | 150                                 | 160                  | 80                   | min    |
|                                       | Sinking                             | 250                  | 100                                 | 100                  | 50                   | V/mV   |
|                                       |                                     |                      | 35                                  | 60                   | 40                   | min    |

(1) Limits are guaranteed by testing or correlation.

(2) A military RETS electrical test specification is available on request. At the time of printing, the LPC660AMJ/883 RETS specification complied fully with the **boldface** limits in this column. The LPC660AMJ/883 may also be procured to a Standard Military Drawing specification.

(3)  $V^+ = 15V$ ,  $V_{CM} = 7.5V$  and  $R_L$  connected to 7.5V. For Sourcing tests,  $7.5V \le V_0 \le 11.5V$ . For Sinking tests,  $2.5V \le V_0 \le 7.5V$ .



SNOS554D-MAY 1998-REVISED MARCH 2013

# **DC Electrical Characteristics (continued)**

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}$ C. **Boldface** limits apply at the temperature extremes. V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = 1.5V, V<sub>O</sub> = 2.5V, and R<sub>L</sub> > 1M unless otherwise specified.

|                      |                                              |        | LPC660AM                            |                      |                      |       |
|----------------------|----------------------------------------------|--------|-------------------------------------|----------------------|----------------------|-------|
| Parameter            | Conditions                                   | Тур    | LPC660AMJ/883                       | LPC660AI             | LPC660I              | Units |
|                      |                                              |        | Limit <sup>(1)</sup> <sup>(2)</sup> | Limit <sup>(1)</sup> | Limit <sup>(1)</sup> |       |
| Output Swing         | V <sup>+</sup> = 5V                          | 4.987  | 4.970                               | 4.970                | 4.940                | V     |
|                      | $R_L = 100 \text{ k}\Omega \text{ to V}^+/2$ |        | 4.950                               | 4.950                | 4.910                | min   |
|                      |                                              | 0.004  | 0.030                               | 0.030                | 0.060                | V     |
|                      |                                              |        | 0.050                               | 0.050                | 0.090                | max   |
|                      | V <sup>+</sup> = 5V                          | 4.940  | 4.850                               | 4.850                | 4.750                | V     |
|                      | $R_L = 5 k\Omega$ to V <sup>+</sup> /2       |        | 4.750                               | 4.750                | 4.650                | min   |
|                      |                                              | 0.040  | 0.150                               | 0.150                | 0.250                | V     |
|                      |                                              |        | 0.250                               | 0.250                | 0.350                | max   |
|                      | V <sup>+</sup> = 15V                         | 14.970 | 14.920                              | 14.920               | 14.880               | V     |
|                      | $R_L = 100 \text{ k}\Omega \text{ to V}^+/2$ |        | 14.880                              | 14.880               | 14.820               | min   |
|                      |                                              | 0.007  | 0.030                               | 0.030                | 0.060                | V     |
|                      |                                              |        | 0.050                               | 0.050                | 0.090                | max   |
|                      | V <sup>+</sup> = 15V                         | 14.840 | 14.680                              | 14.680               | 14.580               | V     |
|                      | $R_L = 5 k\Omega$ to V <sup>+</sup> /2       |        | 14.600                              | 14.600               | 14.480               | min   |
|                      |                                              | 0.110  | 0.220                               | 0.220                | 0.320                | V     |
|                      |                                              |        | 0.300                               | 0.300                | 0.400                | max   |
| Output Current       | Sourcing, $V_0 = 0V$                         | 22     | 16                                  | 16                   | 13                   | mA    |
| V <sup>+</sup> = 5V  |                                              |        | 12                                  | 14                   | 11                   | min   |
|                      | Sinking, $V_0 = 5V$                          | 21     | 16                                  | 16                   | 13                   | mA    |
|                      |                                              |        | 12                                  | 14                   | 11                   | min   |
| Output Current       | Sourcing, $V_0 = 0V$                         | 40     | 19                                  | 28                   | 23                   | mA    |
| V <sup>+</sup> = 15V |                                              |        | 19                                  | 25                   | 20                   | min   |
|                      | Sinking, $V_0 = 13V$                         | 39     | 19                                  | 28                   | 23                   | mA    |
|                      | (4)                                          |        | 19                                  | 24                   | 19                   | min   |
| Supply Current       | All Four Amplifiers                          | 160    | 200                                 | 200                  | 240                  | μA    |
|                      | V <sub>O</sub> = 1.5V                        |        | 250                                 | 230                  | 270                  | max   |

(4) Do not connect output to  $V^+$  when  $V^+$  is greater than 13V or reliability may be adversely affected.



## **AC Electrical Characteristics**

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}$ C. **Boldface** limits apply at the temperature extremes. V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = 1.5V, V<sub>0</sub> = 2.5, and R<sub>L</sub> > 1M unless otherwise specified.

| Parameter                    | Conditions                                                                            | Тур    | LPC660AM<br>LPC660AMJ/883           | LPC660AI             | LPC660I              | Units  |  |
|------------------------------|---------------------------------------------------------------------------------------|--------|-------------------------------------|----------------------|----------------------|--------|--|
|                              |                                                                                       |        | Limit <sup>(1)</sup> <sup>(2)</sup> | Limit <sup>(1)</sup> | Limit <sup>(1)</sup> |        |  |
| Slew Rate                    | (3)                                                                                   | 0.11   | 0.07                                | 0.07                 | 0.05                 | V/µs   |  |
|                              |                                                                                       |        | 0.04                                | 0.05                 | 0.03                 | min    |  |
| Gain-Bandwidth Product       |                                                                                       | 0.35   |                                     |                      |                      | MHz    |  |
| Phase Margin                 |                                                                                       | 50     |                                     |                      |                      | Deg    |  |
| Gain Margin                  |                                                                                       | 17     |                                     |                      |                      | dB     |  |
| Amp-to-Amp Isolation         | (4)                                                                                   | 130    |                                     |                      |                      | dB     |  |
| Input Referred Voltage Noise | F = 1 kHz                                                                             | 42     |                                     |                      |                      | nV/√Hz |  |
| Input Referred Current Noise | F = 1 kHz                                                                             | 0.0002 |                                     |                      |                      | pA/√Hz |  |
| Total Harmonic Distortion    | $F = 1 \text{ kHz}, A_V = -10$<br>$R_L = 100 \text{ k}\Omega, V_O = 8 \text{ V}_{PP}$ | 0.01   |                                     |                      |                      | %      |  |

(1) Limits are guaranteed by testing or correlation.

A military RETS electrical test specification is available on request. At the time of printing, the LPC660AMJ/883 RETS specification complied fully with the **boldface** limits in this column. The LPC660AMJ/883 may also be procured to a Standard Military Drawing (2) (3) V<sup>+</sup> = 15V. Connected as Voltage Follower with 10V step input. Number specified is the slower of the positive and negative slew rates.
(4) Input referred. V<sup>+</sup> = 15V and R<sub>L</sub> = 100 kΩ connected to V<sup>+</sup>/2. Each amp excited in turn with 1 kHz to produce V<sub>O</sub> = 13 V<sub>PP</sub>.

Texas **NSTRUMENTS** 

## SNOS554D-MAY 1998-REVISED MARCH 2013

www.ti.com





**Output Characteristics Current Sinking** V<sub>S</sub> = +15V  $V_{\rm S}$ =+5V-0.001 0.01 0.1 10 100 1 OUTPUT SINK CURRENT (mA) Figure 5.













Power Supply Rejection Ratio vs.





SNOS554D-MAY 1998-REVISED MARCH 2013













Figure 22.





**Note:** Avoid resistive loads of less than  $500\Omega$ , as they may cause instability.







SNOS554D-MAY 1998-REVISED MARCH 2013



# **Application Hints**

## AMPLIFIER TOPOLOGY

The topology chosen for the LPC660 is unconventional (compared to general-purpose op amps) in that the traditional unity-gain buffer output stage is not used; instead, the output is taken directly from the output of the integrator, to allow rail-to-rail output swing. Since the buffer traditionally delivers the power to the load, while maintaining high op amp gain and stability, and must withstand shorts to either rail, these tasks now fall to the integrator.

As a result of these demands, the integrator is a compound affair with an embedded gain stage that is doubly fed forward (via  $C_f$  and  $C_{ff}$ ) by a dedicated unity-gain compensation driver. In addition, the output portion of the integrator is a push-pull configuration for delivering heavy loads. While sinking current the whole amplifier path consists of three gain stages with one stage fed forward, whereas while sourcing the path contains four gain stages with two fed forward.



Figure 25. LPC660 Circuit Topology (Each Amplifier)

The large signal voltage gain while sourcing is comparable to traditional bipolar op amps, for load resistance of at least 5 k $\Omega$ . The gain while sinking is higher than most CMOS op amps, due to the additional gain stage; however, when driving load resistance of 5 k $\Omega$  or less, the gain will be reduced as indicated in the Electrical Characteristics. The op amp can drive load resistance as low as 500 $\Omega$  without instability.

## COMPENSATING INPUT CAPACITANCE

Refer to the LMC660 or LMC662 datasheets to determine whether or not a feedback capacitor will be necessary for compensation and what the value of that capacitor would be.

## CAPACITIVE LOAD TOLERANCE

Like many other op amps, the LPC660 may oscillate when its applied load appears capacitive. The threshold of oscillation varies both with load and circuit gain. The configuration most sensitive to oscillation is a unity-gain follower. See the Typical Performance Characteristics.

The load capacitance interacts with the op amp's output resistance to create an additional pole. If this pole frequency is sufficiently low, it will degrade the op amp's phase margin so that the amplifier is no longer stable at low gains. The addition of a small resistor ( $50\Omega$  to  $100\Omega$ ) in series with the op amp's output, and a capacitor (5 pF to 10 pF) from inverting input to output pins, returns the phase margin to a safe value without interfering with lower-frequency circuit operation. Thus, larger values of capacitance can be tolerated without oscillation. Note that in all cases, the output will ring heavily when the load capacitance is near the threshold for oscillation.



Figure 26. Rx, Cx Improve Capacitive Load Tolerance



Capacitive load driving capability is enhanced by using a pull up resistor to V<sup>+</sup> (Figure 27). Typically a pull up resistor conducting 50  $\mu$ A or more will significantly improve capacitive load responses. The value of the pull up resistor must be determined based on the current sinking capability of the amplifier with respect to the desired output swing. Open loop gain of the amplifier can also be affected by the pull up resistor (see Electrical Characteristics).



Figure 27. Compensating for LargeCapacitive Loads with A Pull Up Resistor

## PRINTED-CIRCUIT-BOARD LAYOUT FOR HIGH-IMPEDANCE WORK

It is generally recognized that any circuit which must operate with less than 1000 pA of leakage current requires special layout of the PC board. When one wishes to take advantage of the ultra-low bias current of the LPC660, typically less than 0.04 pA, it is essential to have an excellent layout. Fortunately, the techniques for obtaining low leakages are quite simple. First, the user must not ignore the surface leakage of the PC board, even though it may sometimes appear acceptably low, because under conditions of high humidity or dust or contamination, the surface leakage will be appreciable.

To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the LPC660's inputs and the terminals of capacitors, diodes, conductors, resistors, relay terminals, etc. connected to the op-amp's inputs. See Figure 28. To have a significant effect, guard rings should be placed on both the top and bottom of the PC board. This PC foil must then be connected to a voltage which is at the same voltage as the amplifier inputs, since no leakage current can flow between two points at the same potential. For example, a PC board trace-to-pad resistance of 10<sup>12</sup> ohms, which is normally considered a very large resistance, could leak 5 pA if the trace were a 5V bus adjacent to the pad of an input. This would cause a 100 times degradation from the LPC660's actual performance. However, if a guard ring is held within 5 mV of the inputs, then even a resistance of 10<sup>11</sup> ohms would cause only 0.05 pA of leakage current, or perhaps a minor (2:1) degradation of the amplifier's performance. See Figure 29a, Figure 30b, Figure 31c for typical connections of guard rings for standard op-amp configurations. If both inputs are active and at high impedance, the guard can be tied to ground and still provide some protection; see Figure 32d.



Figure 28. Example of Guard Ring in P.C. Board Layout using the LPC660







Figure 29. (a) Inverting Amplifier







Figure 31. (c) Follower



Figure 32. (d) Howland Current Pump

The designer should be aware that when it is inappropriate to lay out a PC board for the sake of just a few circuits, there is another technique which is even better than a guard ring on a PC board: Don't insert the amplifier's input pin into the board at all, but bend it up in the air and use only air as an insulator. Air is an excellent insulator. In this case you may have to forego some of the advantages of PC board construction, but the advantages are sometimes well worth the effort of using point-to-point up-in-the-air wiring. See Figure 33.

SNOS554D-MAY 1998-REVISED MARCH 2013



(Input pins are lifted out of PC board and soldered directly to components. All other pins connected to PC board.)

Figure 33. Air Wiring

## **BIAS CURRENT TESTING**

The test method of Figure 34 is appropriate for bench-testing bias current with reasonable accuracy. To understand its operation, first close switch S2 momentarily. When S2 is opened, then

$$I^{-} = \frac{dV_{OUT}}{dt} \times C2.$$

(1)

(2)



Figure 34. Simple Input Bias Current Test Circuit

A suitable capacitor for C2 would be a 5 pF or 10 pF silver mica, NPO ceramic, or air-dielectric. When determining the magnitude of  $I^-$ , the leakage of the capacitor and socket must be taken into account. Switch S2 should be left shorted most of the time, or else the dielectric absorption of the capacitor C2 could cause errors.

Similarly, if S1 is shorted momentarily (while leaving S2 shorted)

$$I^{+} = \frac{dV_{OUT}}{dt} \times (C1 + C_{x})$$

where  $C_x$  is the stray capacitance at the + input.

# Typical Single-Supply Applications — (V<sup>+</sup> = 5.0 V<sub>DC</sub>)

# Figure 35. Photodiode Current-to-Voltage Converter



**Note:** A 5V bias on the photodiode can cut its capacitance by a factor of 2 or 3, leading to improved response and lower noise. However, this bias on the photodiode will cause photodiode leakage (also known as its dark current).

## Figure 36. Micropower Current Source



**Note:** (Upper limit of output range dictated by input common-mode range; lower limit dictated by minimum current requirement of LM385.)











If R1 = R5, R3 = R6, and R4 = R7; then  $\frac{V_{OUT}}{V_{IN}} = \frac{R2 + 2R1}{R1} \times \frac{R4}{R3}$ 

 $\therefore$   $A_V \approx$  100 for circuits shown.

For good CMRR over temperature, low drift resistors should be used. Matching of R3 to R6 and R4 to R7 affects CMRR. Gain may be adjusted through R2. CMRR may be adjusted through R7.

## Figure 39. Sine-Wave Oscillator



Oscillator frequency is determined by R1, R2, C1, and C2:  $f_{OSC}$  = 1/2 $\pi$ RC where R = R1 = R2 and C = C1 = C2.





This circuit, as shown, oscillates at 2.0 kHz with a peak-to-peak output swing of 4.5V

# Figure 41. Power Amplifier



Figure 42. 10 Hz Bandpass Filter



f<sub>O</sub> = 10 Hz Q = 2.1 Gain = −8.8





 $\begin{array}{l} f_c = 10 \text{ Hz} \\ d = 0.895 \\ \text{Gain} = 1 \end{array}$ 









## Figure 45. High Gain Amplifier with Offset Voltage Reduction

Gain = -46.8

Output offset voltage reduced to the level of the input offset voltage of the bottom amplifier (typically 1 mV), referred to  $V_{\text{BIAS}}$ .

# **Connection Diagram**





SNOS554D-MAY 1998-REVISED MARCH 2013

| Changes from Revision C (March 2013) to Revision D |                                                    |    |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------|----|--|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format | 17 |  |  |  |  |



D

www.ti.com



# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
| LPC660AIM/NOPB   | ACTIVE | SOIC         | D                  | 14   | 55             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LPC660AIM               | Samples |
| LPC660AIMX/NOPB  | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LPC660AIM               | Samples |
| LPC660IM/NOPB    | ACTIVE | SOIC         | D                  | 14   | 55             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LPC660IM                | Samples |
| LPC660IMX/NOPB   | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LPC660IM                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



17-Mar-2017

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| * | All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | LPC660AIMX/NOPB            | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |
|   | LPC660IMX/NOPB             | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

2-Sep-2015



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LPC660AIMX/NOPB | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 35.0        |
| LPC660IMX/NOPB  | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 35.0        |

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated