- ESD Protection for RS-232 Bus Pins
  ±15-kV Human-Body Model
- Meets or Exceeds the Requirements of TIA/EIA-232-F and ITU v.28 Standards
- Operates at 5-V V<sub>CC</sub> Supply
- Operates Up To 200 kbit/s
- Low Supply Current in Shutdown Mode . . . 2 μA Typical
- External Capacitors . . . 4 × 0.1 μF
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- Applications
  - Battery-Powered Systems, PDAs, Notebooks, Laptops, Palmtop PCs, and Hand-Held Equipment

#### DW OR N PACKAGE (TOP VIEW) NC [ 18 SHDN C1+ ∏ 17 VCC V+ **∏** 3 16 GND C1- $\Pi$ 4 15 DOUT1 С2+ Г 14 RIN1 C2-6 13 ROUT1 V- **1** 7 12**∏** DIN1 DOUT2 $\Pi$ 8 11 ∏ DIN2 10 ROUT2 RIN2

#### description/ordering information

The MAX222 consists of two line drivers, two line receivers, and a dual charge-pump circuit with ±15-kV ESD protection pin to pin (serial-port connection pins, including GND). This device meets the requirements of TIA/EIA-232-F and provides the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from a single 5-V supply. This device operates at data signaling rates up to 200 kbit/s and a maximum of 30-V/μs driver output slew rate. By using SHDN, all receivers can be disabled.

#### ORDERING INFORMATION

| TA            | PACI       | KAGET        | ORDERABLE PART NUMBER | TOP-SIDE<br>MARKING |
|---------------|------------|--------------|-----------------------|---------------------|
|               | PDIP (N)   | Tube of 20   | MAX222CN              | MAX222CN            |
| 0°C to 70°C   | 0010 (DW)  | Tube of 20   | MAX222CDW             | MAYOOO              |
|               | SOIC (DW)  | Reel of 1000 | MAX222CDWR            | MAX222C             |
|               | PDIP (N)   | Tube of 20   | MAX222IN              | MAX222IN            |
| -40°C to 85°C | SOIC (DW)  | Tube of 20   | MAX222IDW             | MAX222I             |
|               | 301C (DVV) | Reel of 1000 | MAX222IDWR            | IVIAAZZZI           |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **Function Tables**

#### **EACH DRIVER**

| INPUT<br>D <sub>IN</sub> | OUTPUT<br>DOUT |
|--------------------------|----------------|
| L                        | Н              |
| Н                        | L              |

H = high level, L = low level

#### **EACH RECEIVER**

| INPUT<br>R <sub>IN</sub> | OUTPUT<br>ROUT |
|--------------------------|----------------|
| L                        | Н              |
| Н                        | L              |
| Open                     | Н              |

H = high level, L = low level, Open = input disconnected or connected driver off

## logic diagram (positive logic)





## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| –0.3 V to 6 V                              |
|--------------------------------------------|
| $\dots$ -0.3 V to V <sub>CC</sub> - 0.3 V  |
| ±30 V                                      |
| ±15 V                                      |
| $-0.3 \text{ V to V}_{CC} + 0.3 \text{ V}$ |
| Continuous                                 |
| TBD°C/W                                    |
| TBD°C/W                                    |
| 150°C                                      |
| –65°C to 150°C                             |
|                                            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltages are with respect to network GND.
  - 2. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.
  - 3. The package thermal impedance is calculated in accordance with JESD 51-7.

## recommended operating conditions (see Note 4 and Figure 4)

|     |                                        | MIN | NOM | MAX | UNIT     |  |
|-----|----------------------------------------|-----|-----|-----|----------|--|
| VCC | Supply voltage                         | 4.5 | 5   | 5.5 | V        |  |
| .,  | Driver high-level input voltage DIN    | 2   |     |     | V        |  |
| VIH | Shutdown high-level input voltage SHDN | 2   |     |     | V        |  |
| ,,  | Driver low-level input voltage DIN     |     |     | 0.8 | V        |  |
| VIL | Shutdown low-level input voltage SHDN  |     |     | 8.0 | V        |  |
| .,  | Driver input voltage D <sub>IN</sub>   | 0   |     | 5.5 | .,       |  |
| VI  | Receiver input voltage                 | -30 |     | 30  | V        |  |
| т.  | MAX222C                                | 0   |     | 70  | °C       |  |
| TA  | Operating free-air temperature MAX222I | -40 |     | 85  | <u>"</u> |  |

NOTE 4: Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 5 V  $\pm$  0.5 V.

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Note 4 and Figure 4)

|      | PARAMETER                      |                | MIN                    | TYP                        | MAX | UNIT |    |    |
|------|--------------------------------|----------------|------------------------|----------------------------|-----|------|----|----|
| laa  | Owner has a supposed           | .,             | OUDN V                 | No load                    |     | 4    | 10 | 4  |
| Icc  | Supply current                 | $V_{CC} = 5 V$ | SHDN = V <sub>CC</sub> | $3~k\Omega$ on both inputs | 15  |      |    | mA |
|      | Shutdown supply current        |                |                        |                            |     | 2    | 50 | μΑ |
| SHDN | Shutdown input leakage current |                |                        |                            |     |      | ±1 | μΑ |

NOTE 4: Test conditions are C1–C4 = 0.1  $\mu$ F at  $V_{CC}$  = 5 V  $\pm$  0.5 V.



#### **DRIVER SECTION**

### electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Note 4 and Figure 4)

|                  | PARAMETER                        | ETER TEST CONDITIONS                             |                        |     |       | MAX | UNIT |
|------------------|----------------------------------|--------------------------------------------------|------------------------|-----|-------|-----|------|
| Vон              | High-level output voltage        | DOUT at $R_L = 3 \text{ k}\Omega$ to GND,        | $D_{IN} = GND$         | 5   | 8     |     | V    |
| VOL              | Low-level output voltage         | DOUT at $R_L = 3 \text{ k}\Omega$ to GND,        | $D_{IN} = V_{CC}$      | -5  | -8    |     | V    |
|                  | Driver high-level input current  | DIN = V <sub>CC</sub>                            |                        |     | 5     | 40  |      |
| ΙΗ               | Control high-level input current | SHDN = V <sub>CC</sub>                           |                        |     | 0.01  | 1   | μΑ   |
|                  | Driver low-level input current   | DIN = 0 V                                        |                        |     | -5    | -40 |      |
| IIL              | Control low-level input current  | SHDN = 0 V                                       |                        |     | -0.01 | -1  | μΑ   |
| los‡             | Short-circuit output current     | V <sub>CC</sub> = 5.5 V,                         | VO = 0 V               | ±7  | ±22   |     | mA   |
| l <sub>off</sub> | Output leakage current           | $V_{CC} = 5.5 \text{ V}, \overline{SHDN} = GND,$ | V <sub>O</sub> = ±10 V |     | ±0.01 | ±10 | μΑ   |
| r <sub>O</sub>   | Output resistance                | $V_{CC}$ , V+, and V- = 0 V,                     | V <sub>O</sub> = ±2 V  | 300 | 10 M  |     | Ω    |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5$  V, and  $T_A = 25$ °C.

NOTE 4: Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 5 V  $\pm$  0.5 V.

#### switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Note 4 and Figure 4)

| PARAMETER              |                                                   | TEST CO                                                      | ONDITIONS                                   | MIN | TYP† | MAX | UNIT   |
|------------------------|---------------------------------------------------|--------------------------------------------------------------|---------------------------------------------|-----|------|-----|--------|
|                        | Data rate                                         | C <sub>L</sub> = 1000 pF,<br>One D <sub>OUT</sub> switching, | $R_L = 3 \text{ k}\Omega$ ,<br>See Figure 1 | 200 |      |     | kbit/s |
| <sup>t</sup> PLH (D)   | Propagation delay time, low- to high-level output | See Figure 1                                                 |                                             |     | 1.5  | 3.5 | μs     |
| <sup>t</sup> PHL (D)   | Propagation delay time, high- to low-level output | See Figure 1                                                 |                                             | 1.3 | 3.5  | μs  |        |
| tPHL (D) -<br>tPLH (D) | Driver (+ to –) propagation delay difference      |                                                              |                                             |     | 300  |     | ns     |
| tsk(p)                 | Pulse skew§                                       | C <sub>L</sub> = 150 pF to 2500 pF                           | $R_L = 3 kΩ$ to $7 kΩ$ ,<br>See Figure 2    |     | 300  |     | ns     |
| SR(tr)                 | Slew rate, transition region (see Figure 1)       | $R_L = 3 kΩ$ to 7 kΩ,<br>$V_{CC} = 5 V$                      | C <sub>L</sub> = 50 pF to 2500 pF           | 6   | 12   | 30  | V/µs   |
| <sup>t</sup> ET        | Driver output enable time (after SHDN goes high)  |                                                              |                                             |     | 250  |     | μs     |
| <sup>t</sup> DT        | Driver output disable time (after SHDN goes low)  |                                                              |                                             |     | 300  | ·   | ns     |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

NOTE 4: Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 5 V  $\pm$  0.5 V.



<sup>\$</sup> Short-circuit durations should be controlled to prevent exceeding the device absolute power-dissipation ratings, and not more than one output should be shorted at a time.

<sup>§</sup> Pulse skew is defined as |tplh - tphl| of each channel of the same device.

#### **RECEIVER SECTION**

### electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Note 4 and Figure 4)

|                  | PARAMETER                                               | TEST CONDITIONS                              | MIN | TYP <sup>†</sup>        | MAX | UNIT |
|------------------|---------------------------------------------------------|----------------------------------------------|-----|-------------------------|-----|------|
| Vон              | High-level output voltage                               | I <sub>OH</sub> = −1 mA                      | 3.5 | V <sub>CC</sub> – 0.2 V |     | V    |
| VOL              | Low-level output voltage                                | I <sub>OL</sub> = 3.2 mA                     |     |                         | 0.4 | V    |
| V <sub>IT+</sub> | Positive-going input threshold voltage                  | V <sub>CC</sub> = 5 V                        |     | 1.7                     | 2.4 | V    |
| VIT-             | Negative-going input threshold voltage                  | V <sub>CC</sub> = 5 V                        | 0.8 | 1.3                     |     | V    |
| V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                              | 0.2 | 0.5                     | 1   | V    |
| rį               | Input resistance                                        | $V_I = \pm 3 \text{ V to } \pm 25 \text{ V}$ | 3   | 5                       | 7   | kΩ   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC}$  = 5 V, and  $T_A$  = 25°C.

NOTE 4: Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 5 V  $\pm$  0.5 V.

#### switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Note 4 and Figure 3)

|                        | PARAMETER                                         | TEST<br>CONDITIONS      | MIN | TYP <sup>†</sup> | MAX | UNIT |
|------------------------|---------------------------------------------------|-------------------------|-----|------------------|-----|------|
| <sup>t</sup> PLH (R)   | Propagation delay time, low- to high-level output | C <sub>L</sub> = 150 pF |     | 0.6              | 1   | μs   |
| tPHL (R)               | Propagation delay time, high- to low-level output | C <sub>L</sub> = 150 pF |     | 0.5              | 1   | μs   |
| tPHL (R) -<br>tPLH (R) | Receiver (+ to -) propagation delay difference    |                         |     | 100              |     | ns   |
| t <sub>sk(p)</sub>     | Pulse skew <sup>‡</sup>                           |                         |     | 100              |     | ns   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC}$  = 5 V and  $T_A$  = 25°C.

## **ESD** protection

| PIN                                | TEST CONDITIONS  | TYP | UNIT |
|------------------------------------|------------------|-----|------|
| D <sub>OUT</sub> , R <sub>IN</sub> | Human-Body Model | ±15 | kV   |



<sup>‡</sup> Pulse skew is defined as  $|t_{PLH} - t_{PHL}|$  of each channel of the same device. NOTE 4: Test conditions are C1–C4 = 0.1  $\mu$ F, at  $V_{CC}$  = 5  $V \pm 0.5$  V.

#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_O = 50 \ \Omega$ , 50% duty cycle,  $t_\Gamma \le 10 \ ns$ .

Figure 1. Driver Slew Rate



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_f \le 10$  ns.  $t_f \le 10$  ns.

Figure 2. Driver Pulse Skew



NOTES: A. CL includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $Z_O$  = 50  $\Omega$ , 50% duty cycle,  $t_f \le 10$  ns,  $t_f \le 10$  ns.

Figure 3. Receiver Propagation Delay Times



## **APPLICATION INFORMATION**



†C3 can be connected to VCC or GND.

NOTES: A. Resistor values shown are nominal.

B. Nonpolarized ceramic capacitors are acceptable. If polarized tantalum or electrolytic capacitors are used, they should be connected as shown.

Figure 4. Typical Operating Circuit and Capacitor Values

#### APPLICATION INFORMATION

#### capacitor selection

The capacitor type used for C1–C4 is not critical for proper operation. The MAX222 requires 0.1- $\mu$ F capacitors, although capacitors up to 10  $\mu$ F can be used without harm. Ceramic dielectrics are suggested for the 0.1- $\mu$ F capacitors. When using the minimum recommended capacitor values, ensure that the capacitance value does not degrade excessively as the operating temperature varies. If in doubt, use capacitors with a larger (e.g., 2×) nominal value. The capacitors' effective series resistance (ESR), which usually rises at low temperatures, influences the amount of ripple on V<sub>+</sub> and V<sub>-</sub>.

Use larger capacitors (up to 10  $\mu$ F) to reduce the output impedance at V<sub>+</sub> and V<sub>-</sub>.

Bypass  $V_{CC}$  to ground with at least 0.1  $\mu$ F. In applications sensitive to power-supply noise generated by the charge pumps, decouple  $V_{CC}$  to ground with a capacitor the same size as (or larger than) the charge-pump capacitors (C1–C4).

## **ESD** protection

TI MAX222 devices have standard ESD protection structures incorporated on the pins to protect against electrostatic discharges encountered during assembly and handling. In addition, the RS232 bus pins (driver outputs and receiver inputs) of these devices have an extra level of ESD protection. Advanced ESD structures were designed to successfully protect these bus pins against ESD discharge of ±15-kV when powered down.

#### **ESD** test conditions

ESD testing stringently is performed by TI, based on various conditions and procedures. Contact TI for a reliability report that documents test setup, methodology, and results.

## **Human-Body Model**

The Human-Body Model (HBM) of ESD testing is shown in Figure 5, while Figure 6 shows the current waveform that is generated during a discharge into a low impedance. The model consists of a 100-pF capacitor, charged to the ESD voltage of concern, and subsequently discharged into the DUT through a 1.5-k $\Omega$  resistor.



Figure 5. HBM ESD Test Circuit



#### **APPLICATION INFORMATION**



Figure 6. Typical HBM Current Waveform

#### **Machine Model**

The Machine Model (MM) ESD test applies to all pins using a 200-pF capacitor with no discharge resistance. The purpose of the MM test is to simulate possible ESD conditions that can occur during the handling and assembly processes of manufacturing. In this case, ESD protection is required for all pins, not just RS-232 pins. However, after PC board assembly, the MM test no longer is as pertinent to the RS-232 pins.







10-Apr-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins |      |                            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| MAYOOODNA        | (1)    | 0010         |                    | 40   | Qty  | (2)                        | (6)              | (3)                 | 0.1- 70      | (4/5)          |         |
| MAX222CDW        | ACTIVE | SOIC         | DW                 | 18   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | MAX222C        | Samples |
| MAX222CDWG4      | ACTIVE | SOIC         | DW                 | 18   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | MAX222C        | Samples |
| MAX222CDWR       | ACTIVE | SOIC         | DW                 | 18   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | MAX222C        | Samples |
| MAX222CDWRG4     | ACTIVE | SOIC         | DW                 | 18   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | MAX222C        | Samples |
| MAX222IDW        | ACTIVE | SOIC         | DW                 | 18   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | MAX222I        | Samples |
| MAX222IDWG4      | ACTIVE | SOIC         | DW                 | 18   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | MAX222I        | Samples |
| MAX222IDWR       | ACTIVE | SOIC         | DW                 | 18   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | MAX222I        | Samples |
| MAX222IDWRG4     | ACTIVE | SOIC         | DW                 | 18   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | MAX222I        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



### PACKAGE OPTION ADDENDUM

10-Apr-2017

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MAX222CDWR | SOIC            | DW                 | 18 | 2000 | 330.0                    | 24.4                     | 10.9       | 12.0       | 2.7        | 12.0       | 24.0      | Q1               |
| MAX222IDWR | SOIC            | DW                 | 18 | 2000 | 330.0                    | 24.4                     | 10.9       | 12.0       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 3-Aug-2017



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| MAX222CDWR | SOIC         | DW              | 18       | 2000 | 370.0       | 355.0      | 55.0        |  |
| MAX222IDWR | SOIC         | DW              | 18       | 2000 | 370.0       | 355.0      | 55.0        |  |

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



DW (R-PDSO-G18)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AB.



# DW (R-PDSO-G18)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.