- Independent Asynchronous Inputs and Outputs
- 16 Words by 4 Bits
- Data Rates up to 40 MHz
- Fall-Through Time 14 ns Typical
- 3-State Outputs
- Package Options Include Plastic Small-Outline Package (DW), Plastic Chip Carriers (FN), and Standard Plastic 300-mil DIPs (N)

#### description

This 64-bit memory features high speed and fast fall-through times. It is organized as 16 words by 4 bits.

A first-in, first-out (FIFO) memory is a storage device that allows data to be written into and read from its array at independent data rates. This FIFO is designed to process data at rates up to 40 MHz in a bit-parallel format, word by word.

Data is written into memory on a low-to-high transition at the load-clock (LDCK) input and is read out on a low-to-high transition at the unload-clock (UNCK) input. The memory is full when the number of words clocked in exceeds by 16 the number of words clocked out. When the memory is full, LDCK signals have no effect on the data residing in memory. When the memory is empty, UNCK signals have no effect.



NC - No internal connection

Status of the FIFO memory is monitored by the FULL and EMPTY output flags. The FULL output is low when the memory is full and high when it is not full. The EMPTY output is low when the memory is empty and high when it is not empty.

A low level on the reset (RST) input resets the internal stack-control pointers and also sets EMPTY low and sets FULL high. The Q outputs are not reset to any specific logic level. The first low-to-high transition on LDCK, after either a RST pulse or from an empty condition, causes EMPTY to go high and the data to appear on the Q outputs. It is important to note that the first word does not have to be unloaded. Data outputs are noninverting with respect to the data inputs and are at high impedance when the output-enable (OE) input is low. OE does not affect the FULL or EMPTY output flags. Cascading is easily accomplished in the word-width direction but is not possible in the word-depth direction.

The SN74ALS232B is characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1998, Texas Instruments Incorporated

SCAS251B - FEBRUARY 1989 - REVISED APRIL 1998

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Standard 91-1984 and IEC Publication 617-12. The symbol is functionally accurate but does not show the details of implementation; for these, see the logic diagram. The symbol represents the memory as if it were controlled by a single counter whose content is the number of words stored at the time. Output data is invalid when the counter content (CT) is 0. Pin numbers shown are for the DW and N packages.



SCAS251B - FEBRUARY 1989 - REVISED APRIL 1998



logic diagram (positive logic)

Pin numbers shown are for the DW and N packages.



SCAS251B - FEBRUARY 1989 - REVISED APRIL 1998

#### timing diagram



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                  |            |                |
|--------------------------------------------------------|------------|----------------|
| Voltage range applied to a disabled 3-state outp       |            |                |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): | DW package | 105°C/W        |
|                                                        | FN package | 83°C/W         |
|                                                        | N package  | 78°C/W         |
| Storage temperature range, T <sub>stg</sub>            |            | –65°C to 150°C |

 <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
 NOTES: 1. All voltage values are with respect to GND.

2. The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.



SCAS251B - FEBRUARY 1989 - REVISED APRIL 1998

#### recommended operating conditions (see Note 3)

|     |                                |             | MIN | NOM | MAX  | UNIT |
|-----|--------------------------------|-------------|-----|-----|------|------|
| Vcc | Supply voltage                 | 4.5         | 5   | 5.5 | V    |      |
| VIH | High-level input voltage       | 2           |     |     | V    |      |
| VIL | Low-level input voltage        |             |     | 0.8 | V    |      |
|     | High lovel output ourrept      | Q outputs   |     |     | -2.6 | mA   |
| ЮН  | High-level output current      | FULL, EMPTY |     |     | -0.4 | ША   |
| IOL | Low-level output current       | Q outputs   |     |     | 24   | mA   |
|     |                                |             |     | 8   | ША   |      |
| TA  | Operating free-air temperature | 0           |     | 70  | °C   |      |

NOTE 3: To ensure proper operation of this high-speed FIFO device, it is necessary to provide a clean signal to the LDCK and UNCK clock inputs. Any excessive noise or glitching on the clock inputs that violates limits for maximum V<sub>IL</sub>, minimum V<sub>IH</sub>, or minimum pulse duration can cause a false clock or improper operation of the internal read and write pointers.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER   | TES                        | TEST CONDITIONS            |                    |      |    |  |  |
|-----------------|-------------|----------------------------|----------------------------|--------------------|------|----|--|--|
| VIK             |             | $V_{CC} = 4.5 V,$          | II = -18 mA                |                    | -1.2 | V  |  |  |
| ∨он             | Q outputs   | $V_{CC} = 4.5 V,$          | I <sub>OH</sub> = -2.6 mA  | 2.4 3.2            |      | V  |  |  |
| VОН             | FULL, EMPTY | $V_{CC}$ = 4.5 V to 5.5 V, | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 |      | v  |  |  |
|                 | Q outputs   |                            | I <sub>OL</sub> = 12 mA    | 0.25               | 0.4  |    |  |  |
| Vei             | Q Oulpuis   | $V_{CC} = 4.5 V$           | I <sub>OL</sub> = 24 mA    | 0.35               | 0.5  | v  |  |  |
| VOL             |             |                            | $I_{OL} = 4 \text{ mA}$    | 0.25               | 0.4  |    |  |  |
|                 | FULL, EMPTY | $V_{CC} = 4.5 V$           | I <sub>OL</sub> = 8 mA     | 0.35               | 0.5  | 1  |  |  |
| IOZH            |             | V <sub>CC</sub> = 5.5 V,   | V <sub>O</sub> = 2.7 V     |                    | 20   | μA |  |  |
| IOZL            |             | V <sub>CC</sub> = 5.5 V,   | V <sub>O</sub> = 0.4 V     |                    | -20  | μA |  |  |
| Ц               |             | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 7 V       |                    | 0.1  | mA |  |  |
| ЧΗ              |             | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 2.7 V     |                    | 20   | μA |  |  |
| ΙL              |             | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 0.4 V     |                    | -0.2 | mA |  |  |
| 10 <sup>‡</sup> |             | V <sub>CC</sub> = 5.5 V,   | V <sub>O</sub> = 2.25 V    | -30                | -112 | mA |  |  |
| Icc             |             | V <sub>CC</sub> = 5.5 V    |                            | 80                 | 125  | mA |  |  |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one-half of the true short-circuit output current, IOS.



SCAS251B - FEBRUARY 1989 - REVISED APRIL 1998

### timing requirements over recommended operating free-air temperature range (see Figure 1)

|                                 |                 | -                         | MIN                                                        | NOM | MAX | UNIT |
|---------------------------------|-----------------|---------------------------|------------------------------------------------------------|-----|-----|------|
| t t Clock frequency             | Clock frequency | LDCK                      |                                                            |     | 40  | MHz  |
| <sup>f</sup> clock <sup>†</sup> | Clock nequency  | UNCK                      |                                                            |     | 40  |      |
|                                 |                 | RST low                   | 18                                                         |     |     |      |
|                                 |                 | LDCK low                  | 15                                                         |     |     |      |
| t <sub>w</sub> Pulse duration   | Pulse duration  | LDCK high                 | 10                                                         |     |     | ns   |
|                                 |                 | UNCK low                  |                                                            |     |     |      |
|                                 |                 | UNCK high                 | 10                                                         |     |     |      |
| +                               | Setup time      | Data before LDCK↑         |                                                            |     |     | ns   |
| t <sub>su</sub>                 | Setup time      | LDCK inactive before RST↑ | 5                                                          |     |     | 115  |
| th                              | Hold time       | Data after LDCK↑          | 40<br>18<br>15<br>10<br>15<br>10<br>10<br>8<br>5<br>5<br>5 | ns  |     |      |
|                                 |                 | LDCK inactive after RST↑  | 5                                                          |     |     | 115  |

<sup>†</sup> The maximum possible clock frequency is 40 MHz. The maximum clock frequency when using a 50% duty cycle is 33.3 MHz.

#### switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT)   | TO<br>(OUTPUT) | MIN TYP‡ | MAX | MIN | MAX | UNIT |
|------------------|-------------------|----------------|----------|-----|-----|-----|------|
| fmax             | LDCK, UNCK        |                | 50       |     | 40  |     | MHz  |
| <b>.</b> .       | LDCK↑             | 4              | 14       | 23  | 6   | 30  |      |
| <sup>t</sup> pd  | UNCK↑             | Any Q          | 15       | 23  | 6   | 30  | ns   |
| <sup>t</sup> PLH | LDCK <sup>↑</sup> | EMPTY          | 13       | 20  | 5   | 25  | ns   |
|                  | UNCK↑             |                | 15       | 22  | 6   | 27  |      |
| <sup>t</sup> PHL | RST↓              | EMPTY          | 15       | 21  | 5   | 26  | ns   |
|                  | LDCK↑             | FULL           | 15       | 22  | 6   | 27  |      |
| <b>t</b> =       | UNCK↑             |                | 13       | 20  | 5   | 25  |      |
| <sup>t</sup> PLH | RST↓              | FULL           | 16       | 23  | 7   | 28  | ns   |
| ten              | OE↑               | Q              | 5        | 12  | 1   | 14  | ns   |
| <sup>t</sup> dis | OE↓               | Q              | 5        | 12  | 1   | 16  | ns   |

<sup>‡</sup> Typical values at  $V_{CC}$  – 5 V,  $T_A$  = 25°C.



SCAS251B - FEBRUARY 1989 - REVISED APRIL 1998

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>1</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
- D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms





11-Apr-2013

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| SN74ALS232BDW    | ACTIVE | SOIC         | DW      | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | ALS232B           | Samples |
| SN74ALS232BN     | ACTIVE | PDIP         | Ν       | 16   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN74ALS232BN      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **GENERIC PACKAGE VIEW**

## SOIC - 2.65 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4040000-2/H

## **DW0016A**



## **PACKAGE OUTLINE**

SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



## DW0016A

## **EXAMPLE BOARD LAYOUT**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DW0016A

## **EXAMPLE STENCIL DESIGN**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated