













SCES387L-MARCH 2002-REVISED JUNE 2017

SN74AUC1G79

# SN74AUC1G79 Single Positive-Edge-Triggered D-type Flip-Flop

#### 1 Features

- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)
- Available in the Texas Instruments NanoFree<sup>™</sup> Package
- Optimized for 1.8-V Operation and Is 3.6-V I/O Tolerant to Support Mixed-Mode Signal Operation
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Sub-1-V Operable
- Max t<sub>pd</sub> of 1.9 ns at 1.8 V
- Low Power Consumption, 10-μA Maximum I<sub>CC</sub>
- ±8-mA Output Drive at 1.8 V

# 2 Applications

- AV Receiver
- · Audio Dock: Portable
- Blu-Ray Player and Home Theater
- Embedded PC
- MP3 Player/Recorder (Portable Audio)
- Personal Digital Assistant (PDA)
- Power: Telecom/Server AC/DC Supply: Single Controller: Analog and Digital
- Solid State Drive (SSD): Client and Enterprise
- TV: LCD/Digital and High-Definition (HDTV)
- Tablet: Enterprise
- Video Analytics: Server
- Wireless Headset, Keyboard, and Mouse

## 3 Description

This single positive-edge-triggered D-type flip-flop is operational at 0.8-V to 2.7-V  $V_{CC}$ , but is designed specifically for 1.65-V to 1.95-V  $V_{CC}$  operation.

When data at the data (D) input meets the setup time requirement, the data is transferred to the Q output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.

NanoFree<sup>™</sup> package technology is a major breakthrough in IC packaging concepts, using the die as the package.

This device is fully specified for partial-power-down applications using  $I_{\text{off}}$ . The  $I_{\text{off}}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

#### Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE    | BODY SIZE (NOM)   |  |  |  |  |
|----------------|------------|-------------------|--|--|--|--|
| SN74AUC1G79DBV | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |  |  |
| SN74AUC1G79DCK | SC70 (5)   | 2.00 mm x 1.25 mm |  |  |  |  |
| SN74AUC1G79YZP | DSBGA (5)  | 1.75 mm × 1.25 mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram (Positive Logic)





# **Table of Contents**

| 1 F | eatures 1                                               |    | 6.9 Operating Characteristics                       |
|-----|---------------------------------------------------------|----|-----------------------------------------------------|
| 2 A | applications 1                                          | 7  | Parameter Measurement Information 7                 |
| 3 D | Description 1                                           | 8  | Detailed Description                                |
|     | Revision History2                                       |    | 8.1 Functional Block Diagram                        |
|     | Pin Configuration and Functions3                        |    | 8.2 Device Functional Modes                         |
| 6 S | specifications4                                         | 9  | Device and Documentation Support                    |
|     | 5.1 Absolute Maximum Ratings4                           |    | 9.1 Documentation Support                           |
|     | 5.2 ESD Ratings                                         |    | 9.2 Receiving Notification of Documentation Updates |
| 6   | 5.3 Recommended Operating Conditions                    |    | 9.3 Community Resources                             |
|     | 5.4 Thermal Information                                 |    | 9.4 Trademarks                                      |
| 6   | 5.5 Electrical Characteristics                          |    | 9.5 Electrostatic Discharge Caution                 |
| 6   | 5.6 Timing Requirements 5                               |    | 9.6 Glossary                                        |
| 6   | 5.7 Switching Characteristics: C <sub>L</sub> = 15 pF6  | 10 |                                                     |
| 6   | S.8 Switching Characteristics: C <sub>L</sub> = 30 pF 6 |    | Information                                         |

# 4 Revision History

| C | hanges from Revision K (April 2007) to Revision L                                                                                                                                                                                                                                         | Page     |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| • | Deleted DRY package throughout data sheet                                                                                                                                                                                                                                                 | 1        |
| • | Added Applications, Device Information table, Pin Configuration and Functions, ESD Ratings table, Thermal Information table, Feature Description section, Device Functional Modes, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1        |
| • | Deleted Ordering Information table, see Mechanical, Packaging, and Orderable Information at the end of the data sheet                                                                                                                                                                     | 1        |
| • | Changed pin names in the pinout diagram for the YZP package, from: "A" to:"D," from:"B" to:"CLK," and from:"Y" to                                                                                                                                                                         | o: "Q" 3 |



# 5 Pin Configuration and Functions





YZP Package 5-Pin DSBGA Bottom View



See mechanical drawings for dimensions.

#### **Pin Functions**

|                 | PIN      |     | 1/0 | DESCRIPTION     |
|-----------------|----------|-----|-----|-----------------|
| NAME            | DBV, DCK | YZP | 1/0 | DESCRIPTION     |
| CLK             | 2        | B1  | I   | Clock input     |
| D               | 1        | A1  | I   | Data input      |
| GND             | 3        | C1  | _   | Ground          |
| Q               | 4        | C2  | 0   | Latched output  |
| V <sub>CC</sub> | 5        | A2  | _   | Positive supply |



# 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                            |                                                                                 | MIN  | MAX         | UNIT |
|------------------|--------------------------------------------|---------------------------------------------------------------------------------|------|-------------|------|
| $V_{CC}$         | Supply voltage                             |                                                                                 | -0.5 | 3.6         | V    |
| $V_{I}$          | Input voltage (2)                          |                                                                                 | -0.5 | 3.6         | V    |
| Vo               | Voltage range applied to any output in the | oltage range applied to any output in the high-impedance or power-off state (2) |      |             |      |
| Vo               | Output voltage range (2)                   | Output voltage range <sup>(2)</sup>                                             |      |             |      |
| I <sub>IK</sub>  | Input clamp current                        |                                                                                 | -50  | mA          |      |
| I <sub>OK</sub>  | Output clamp current                       | V <sub>O</sub> < 0                                                              |      | <b>–</b> 50 | mA   |
| Io               | Continuous output current                  |                                                                                 |      | ±20         | mA   |
|                  | Continuous current through $V_{CC}$ or GND |                                                                                 |      | ±100        | mA   |
| T <sub>stg</sub> | Storage temperature                        |                                                                                 | -65  | 150         | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|             |                         |                                                                     | VALUE | UNIT |
|-------------|-------------------------|---------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | 2000  |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | 1000  | V    |
|             |                         | Machine Model (A115-A)                                              | 200   |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

See<sup>(1)</sup>

|                 |                                                                                                            |                                             | MIN                    | MAX                  | UNIT |
|-----------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------------------|----------------------|------|
| V <sub>CC</sub> | Low-level input voltage  Input voltage Output voltage  High-level output current  Low-level output current |                                             | 0.8                    | 2.7                  | V    |
|                 |                                                                                                            | V <sub>CC</sub> = 0.8 V                     | V <sub>cc</sub>        |                      |      |
| $V_{IH}$        | High-level input voltage                                                                                   | V <sub>CC</sub> = 1.1 V to 1.95 V           | 0.65 × V <sub>CC</sub> |                      | V    |
|                 |                                                                                                            | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$  | 1.7                    |                      |      |
|                 |                                                                                                            | V <sub>CC</sub> = 0.8 V                     |                        | 0                    |      |
| $V_{IL}$        | Low-level input voltage                                                                                    | $V_{CC} = 1.1 \text{ V to } 1.95 \text{ V}$ |                        | $0.35 \times V_{CC}$ | V    |
|                 |                                                                                                            | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$  |                        | 0.7                  |      |
| VI              | Input voltage                                                                                              |                                             | 0                      | 3.6                  | V    |
| Vo              | Output voltage                                                                                             |                                             | 0                      | V <sub>CC</sub>      | V    |
|                 |                                                                                                            | V <sub>CC</sub> = 0.8 V                     |                        | -0.7                 |      |
|                 |                                                                                                            | V <sub>CC</sub> = 1.1 V                     |                        | -3                   |      |
| I <sub>OH</sub> | High-level output current                                                                                  | $V_{CC} = 1.4 \text{ V}$                    |                        | <b>-</b> 5           | mA   |
|                 |                                                                                                            | V <sub>CC</sub> = 1.65 V                    |                        | -8                   |      |
|                 |                                                                                                            | V <sub>CC</sub> = 2.3 V                     |                        | -9                   |      |
|                 |                                                                                                            | V <sub>CC</sub> = 0.8 V                     |                        | 0.7                  |      |
|                 |                                                                                                            | V <sub>CC</sub> = 1.1 V                     |                        | 3                    |      |
| I <sub>OL</sub> | Low-level output current                                                                                   | V <sub>CC</sub> = 1.4 V                     |                        | 5                    | mA   |
|                 |                                                                                                            | V <sub>CC</sub> = 1.65 V                    |                        | 8                    |      |
|                 |                                                                                                            | V <sub>CC</sub> = 2.3 V                     |                        | 9                    |      |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See Implications of Slow or Floating CMOS Inputs, SCBA004.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# **Recommended Operating Conditions (continued)**

See<sup>(1)</sup>

|                     |                                    | MIN | MAX | UNIT |
|---------------------|------------------------------------|-----|-----|------|
| $\Delta t/\Delta v$ | Input transition rise or fall rate |     | 20  | ns/V |
| T <sub>A</sub>      | Operating free-air temperature     | -40 | 85  | °C   |

#### 6.4 Thermal Information

|                 | THERMAL METRIC <sup>(1)</sup>          | DBV (SOT-23) | DCK (SC70) | YZP (DSBGA) | UNIT |
|-----------------|----------------------------------------|--------------|------------|-------------|------|
|                 |                                        | 5 PINS       | 5 PINS     | 5 PINS      |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 206          | 252        | 132         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                     | TEST CONDITIONS                  | V <sub>cc</sub> | MIN            | TYP <sup>(1)</sup> | MAX  | UNIT |
|-------------------------------|----------------------------------|-----------------|----------------|--------------------|------|------|
|                               | $I_{OH} = -100 \mu A$            | 0.8 V to 2.7 V  | $V_{CC} - 0.1$ |                    |      |      |
|                               | $I_{OH} = -0.7 \text{ mA}$       | 0.8 V           |                | 0.55               |      |      |
| V                             | $I_{OH} = -3 \text{ mA}$         | 1.1 V           | 0.8            |                    |      | V    |
| V <sub>OH</sub>               | $I_{OH} = -5 \text{ mA}$         | 1.4 V           | 1              |                    |      | V    |
|                               | $I_{OH} = -8 \text{ mA}$         | 1.65 V          | 1.2            |                    |      |      |
|                               | $I_{OH} = -9 \text{ mA}$         | 2.3 V           | 1.8            |                    |      |      |
|                               | I <sub>OL</sub> = 100 μA         | 0.8 V to 2.7 V  |                |                    | 0.2  |      |
|                               | I <sub>OL</sub> = 0.7 mA         | 0.8 V           |                | 0.25               |      |      |
|                               | I <sub>OL</sub> = 3 mA           | 1.1 V           |                |                    | 0.3  | V    |
| V <sub>OL</sub>               | I <sub>OL</sub> = 5 mA           | 1.4 V           |                |                    | 0.4  | V    |
|                               | I <sub>OL</sub> = 8 mA           | 1.65 V          |                |                    | 0.45 |      |
|                               | I <sub>OL</sub> = 9 mA           | 2.3 V           |                |                    | 0.6  |      |
| I <sub>I</sub> D or CLK input | $V_I = V_{CC}$ or GND            | 0 to 2.7 V      |                |                    | ±5   | μA   |
| I <sub>off</sub>              | $V_I$ or $V_O = 2.7 \text{ V}$   | 0               |                |                    | ±10  | μA   |
| Icc                           | $V_I = V_{CC}$ or GND, $I_O = 0$ | 0.8 V to 2.7 V  |                |                    | 10   | μΑ   |
| C <sub>i</sub>                | $V_I = V_{CC}$ or GND            | 2.5 V           |                | 2.5                |      | μF   |

<sup>(1)</sup> All typical values are at  $T_A = 25$ °C.

### 6.6 Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| V.                 |                                          | V <sub>CC</sub> = 0.8 V | V <sub>CC</sub> = 7<br>± 0.1 | 1.2 V<br>I V | V <sub>CC</sub> = ± 0. | 1.5 V<br>1 V | V <sub>CC</sub> = ± 0.1 | 1.8 V<br>15 V | V <sub>CC</sub> = ± 0. | 2.5 V<br>2 V | UNIT |
|--------------------|------------------------------------------|-------------------------|------------------------------|--------------|------------------------|--------------|-------------------------|---------------|------------------------|--------------|------|
|                    |                                          | TYP                     | MIN                          | MAX          | MIN                    | MAX          | MIN                     | MAX           | MIN                    | MAX          | MHz  |
| f <sub>clock</sub> | Clock frequency                          | 50                      |                              | 200          |                        | 225          |                         | 250           |                        | 275          | ns   |
| t <sub>w</sub>     | Pulse duration, CLK high or low          | 4.6                     | 1.7                          |              | 1.7                    |              | 1.7                     |               | 1.7                    |              | ns   |
| t <sub>su</sub>    | Setup time before CLK↑, data high or low | 1.5                     | 1.1                          |              | 0.7                    |              | 0.7                     |               | 0.5                    |              | ns   |
| t <sub>h</sub>     | Hold time, data after CLK↑               | 0                       | 0                            |              | 0                      |              | 0                       |               | 0.1                    |              | ns   |



# 6.7 Switching Characteristics: $C_L = 15 pF$

over recommended operating free-air temperature range,  $C_L = 15 \text{ pF}$  (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 0.8 V | V <sub>CC</sub> = ± 0. |     | V <sub>CC</sub> = ± 0. |     |     | <sub>C</sub> = 1.8<br>: 0.15 V |     | V <sub>CC</sub> = ± 0.2 |     | UNIT |
|------------------|-----------------|----------------|-------------------------|------------------------|-----|------------------------|-----|-----|--------------------------------|-----|-------------------------|-----|------|
|                  | (INPUT)         | (001701)       | TYP                     | MIN                    | MAX | MIN                    | MAX | MIN | TYP                            | MAX | MIN                     | MAX |      |
| f <sub>max</sub> |                 |                | 50                      | 200                    |     | 225                    |     | 250 |                                |     | 275                     |     | MHz  |
| t <sub>pd</sub>  | CLK             | Q              | 5                       | 1                      | 3.9 | 0.8                    | 2.5 | 0.3 | 1                              | 1.9 | 0.3                     | 1.3 | ns   |

# 6.8 Switching Characteristics: $C_L = 30 pF$

over recommended operating free-air temperature range,  $C_L = 30 \text{ pF}$  (unless otherwise noted) (see Figure 1)

| PAR | AMETER           | FROM<br>(INPUT) | TO<br>(OUTPUT) |             | <sub>C</sub> = 1.8<br>: 0.15 \ |     | V <sub>CC</sub> = ± 0. | UNIT |    |  |
|-----|------------------|-----------------|----------------|-------------|--------------------------------|-----|------------------------|------|----|--|
|     |                  | (INPUT)         | (001201)       | MIN TYP MAX |                                |     | MIN                    | MAX  |    |  |
|     | f <sub>max</sub> |                 |                | 250         |                                |     | 275                    |      | ns |  |
|     | t <sub>pd</sub>  | CLK             | Q              | 0.8         | 1.5                            | 2.4 | 0.6                    | 1.8  | ns |  |

# 6.9 Operating Characteristics

 $T_A = 25^{\circ}C$ 

| PARAMETER |                               | TEST<br>CONDITIONS | V <sub>CC</sub> = 0.8 V<br>TYP | V <sub>CC</sub> = 1.2 V<br>TYP | V <sub>CC</sub> = 1.5 V<br>TYP | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | UNIT |
|-----------|-------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|------|
| $C_{pd}$  | Power dissipation capacitance | f = 10 MHz         | 18                             | 18                             | 18                             | 18.5                           | 20.5                           | pF   |



#### Parameter Measurement Information



| TEST                               | S1                  |
|------------------------------------|---------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open                |
| $t_{PLZ}/t_{PZL}$                  | 2 × V <sub>cc</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND                 |

| V <sub>cc</sub>   | C <sub>∟</sub> | R <sub>L</sub> | V <sub>\(\Delta\)</sub> |
|-------------------|----------------|----------------|-------------------------|
| 0.8 V             | 15 pF          | <b>2</b> kΩ    | 0.1 V                   |
| 1.2 V ± 0.1 V     | 15 pF          | <b>2 k</b> Ω   | 0.1 V                   |
| 1.5 V ± 0.1 V     | 15 pF          | <b>2 k</b> Ω   | 0.1 V                   |
| 1.8 V ± 0.15 V    | 15 pF          | <b>2 k</b> Ω   | 0.15 V                  |
| 2.5 V ± 0.2 V     | 15 pF          | <b>2</b> kΩ    | 0.15 V                  |
| 1.8 V ± 0.15 V    | 30 pF          | <b>1 k</b> Ω   | 0.15 V                  |
| $2.5 V \pm 0.2 V$ | 30 pF          | 500 Ω          | 0.15 V                  |
| 1                 | 1              | I              | 1                       |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics:  $PRR \le 10 \text{ MHz}$ ,  $Z_{\circ} = 50 \Omega$ ,
- slew rate ≥ 1 V/ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{\mbox{\tiny PLZ}}$  and  $t_{\mbox{\tiny PHZ}}$  are the same as  $t_{\mbox{\tiny dis}}.$
- F.  $\,t_{\mbox{\tiny PZL}}$  and  $t_{\mbox{\tiny PZH}}$  are the same as  $t_{\mbox{\tiny en}}.$
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pol}$

Figure 1. Load Circuit and Voltage Waveforms

Submit Documentation Feedback



# 8 Detailed Description

# 8.1 Functional Block Diagram



Figure 2. Logic Diagram (Positive Logic)

### 8.2 Device Functional Modes

Table 1 lists the functional modes of the SN74AUC1G79.

**Table 1. Function Table** 

| INPU     | ITS | OUTPUT |
|----------|-----|--------|
| CLK      | D   | Q      |
| <b>↑</b> | Н   | Н      |
| <b>↑</b> | L   | L      |
| L        | Χ   | $Q_0$  |

Product Folder Links: SN74AUC1G79

Submit Documentation Feedback



# 9 Device and Documentation Support

### 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 9.4 Trademarks

NanoFree, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

30-May-2017

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| SN74AUC1G79DBVR   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | U79R                 | Samples |
| SN74AUC1G79DCKR   | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | (UR5 ~ URF ~ URR)    | Samples |
| SN74AUC1G79DCKRE4 | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | (UR5 ~ URF ~ URR)    | Samples |
| SN74AUC1G79DCKRG4 | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | (UR5 ~ URF ~ URR)    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

30-May-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AUC1G79DBVR | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74AUC1G79DCKR | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74AUC1G79DCKR | SC70            | DCK                | 5 | 3000 | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |

www.ti.com 3-Aug-2017



\*All dimensions are nominal

| 7 till difficilities die Freshmilds |                              |     |      |      |             |            |             |  |
|-------------------------------------|------------------------------|-----|------|------|-------------|------------|-------------|--|
| Device                              | Package Type Package Drawing |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
| SN74AUC1G79DBVR                     | SOT-23                       | DBV | 5    | 3000 | 202.0       | 201.0      | 28.0        |  |
| SN74AUC1G79DCKR                     | SC70                         | DCK | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |
| SN74AUC1G79DCKR                     | SC70                         | DCK | 5    | 3000 | 202.0       | 201.0      | 28.0        |  |

# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073253/P





SMALL OUTLINE TRANSISTOR



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.