











SN74LV4051A-Q1

SCLS520E - AUGUST 2003 - REVISED JANUARY 2015

# SN74LV4051A-Q1 8-Channel Analog Multiplexer/Demultiplexer

#### **Features**

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results
  - Device Temperature Grade 1: –40°C to +125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level 2
  - Device CDM ESD Classification Level C4B
- 2-V to 5.5-V V<sub>CC</sub> Operation
- Supports Mixed-Mode Voltage Operation on All **Ports**
- High On-Off Output-Voltage Ratio
- Low Crosstalk Between Switches
- Individual Switch Controls
- **Extremely Low Input Current**
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II

## **Applications**

- Automotive Infotainment and Cluster
- Telematics, eCall

## 3 Description

This 8-channel CMOS analog multiplexer and demultiplexer is designed for 2-V to 5.5-V V<sub>CC</sub> operation.

The SN74LV4051A handles analog and digital signals. Each channel permits signals with amplitudes up to 5.5 V (peak) to be transmitted in either direction.

Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems.

#### Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE    | BODY SIZE (NOM)    |  |  |  |
|----------------|------------|--------------------|--|--|--|
|                | TSSOP (16) | 5.00 mm × 4.40 mm  |  |  |  |
| SN74LV4051A-Q1 | SOIC (46)  | 10.30 mm × 7.50 mm |  |  |  |
|                | SOIC (16)  | 9.90 mm × 3.91 mm  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Logic Diagram (Positive Logic)





## **Table of Contents**

| 1 | Features 1                                                                     | 8    | 3.1 Overview                         | 11 |
|---|--------------------------------------------------------------------------------|------|--------------------------------------|----|
| 2 | Applications 1                                                                 | 8    | 3.2 Functional Block Diagram         | 11 |
| 3 | Description 1                                                                  | 8    | 3.3 Feature Description              | 11 |
| 4 | Revision History                                                               | 8    | 3.4 Device Functional Modes          | 11 |
| 5 | Pin Configuration and Functions                                                | 9 A  | Application and Implementation       | 12 |
| 6 | Specifications5                                                                | 9    | 9.1 Application Information          | 12 |
| U | 6.1 Absolute Maximum Ratings                                                   | 9    | 9.2 Typical Application              | 12 |
|   | 6.2 ESD Ratings                                                                | 10 F | Power Supply Recommendations         | 13 |
|   | 6.3 Recommended Operating Conditions                                           | 11 L | _ayout                               | 13 |
|   | 6.4 Thermal Information                                                        | 1    | 11.1 Layout Guidelines               | 13 |
|   | 6.5 Electrical Characteristics                                                 | 1    | 11.2 Layout Example                  | 13 |
|   | 6.6 Switching Characteristics V <sub>CC</sub> = 3.3 V ± 0.3 V 7                | 12 [ | Device and Documentation Support     | 14 |
|   | 6.7 Switching Characteristics $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V} \dots 7$ | 1    | 2.1 Trademarks                       | 14 |
|   | 6.8 Analog Switch Characteristics                                              | 1    | 12.2 Electrostatic Discharge Caution | 14 |
|   | 6.9 Operating Characteristics                                                  | 1    | 12.3 Glossary                        | 14 |
| 7 | Parameter Measurement Information 8                                            |      | Mechanical, Packaging, and Orderable |    |
| 8 | Detailed Description 11                                                        | II   | nformation                           | 14 |

# 4 Revision History

#### Changes from Revision D (June 2011) to Revision E

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 



# 5 Pin Configuration and Functions



#### **Pin Functions**

| P    | PIN | 1/0              | DESCRIPTION                                                                                                 |
|------|-----|------------------|-------------------------------------------------------------------------------------------------------------|
| NAME | NO. | - I/O            | DESCRIPTION                                                                                                 |
| Y4   | 1   | I <sup>(1)</sup> | Input to mux                                                                                                |
| Y6   | 2   | I <sup>(1)</sup> | Input to mux                                                                                                |
| СОМ  | 3   | O <sup>(1)</sup> | Output of mux                                                                                               |
| Y7   | 4   | I <sup>(1)</sup> | Input to mux                                                                                                |
| Y5   | 5   | I <sup>(1)</sup> | Input to mux                                                                                                |
| INH  | 6   | I <sup>(1)</sup> | Enables the outputs of the device. Logic low level with turn the outputs on, high level will turn them off. |
| GND  | 7   | _                | Ground                                                                                                      |
| GND  | 8   | _                | Ground                                                                                                      |
| С    | 9   | I                | Selector line for outputs (see <i>Device Functional Modes</i> for specific information)                     |
| В    | 10  | I                | Selector line for outputs (see <i>Device Functional Modes</i> for specific information)                     |
| Α    | 11  | I                | Selector line for outputs (see <i>Device Functional Modes</i> for specific information)                     |
| Y3   | 12  | I <sup>(1)</sup> | Input to mux                                                                                                |
| Y0   | 13  | I <sup>(1)</sup> | Input to mux                                                                                                |
| Y1   | 14  | I <sup>(1)</sup> | Input to mux                                                                                                |
| Y2   | 15  | J <sup>(1)</sup> | Input to mux                                                                                                |
| Vcc  | 16  | I                | Device power input                                                                                          |

<sup>(1)</sup> These I/O descriptions represent the device when used as a multiplexer, when this device is operated as a demultiplexer pins Y0-Y7 may be considered outputs (O) and the COM pin may be considered inputs (I).





Figure 1. Logic Diagram (Positive Logic)



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                   |                          | MIN                   | MAX | UNIT |
|------------------|---------------------------------------------------|--------------------------|-----------------------|-----|------|
| V <sub>CC</sub>  | Supply voltage                                    |                          | -0.5                  | 7 V |      |
| VI               | Input voltage <sup>(2)</sup>                      |                          |                       |     |      |
| V <sub>IO</sub>  | Switch I/O voltage (2) (3)                        | -0.5                     | V <sub>CC</sub> + 0.5 | V   |      |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>I</sub> < 0       | -20                   |     |      |
| I <sub>IOK</sub> | I/O diode current                                 | V <sub>IO</sub> < 0      | -50                   |     | A    |
| I <sub>T</sub>   | Switch through current                            | $V_{IO} = 0$ to $V_{CC}$ | -25                   | 25  | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND | -50                      | 50                    |     |      |
| T <sub>stg</sub> | Storage temperature                               |                          | -65                   | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                              |                               | VALUE | UNIT |
|--------------------|-------------------------|----------------------------------------------|-------------------------------|-------|------|
|                    |                         | Human body model (HBM), per AEC Q100         | ±2000                         |       |      |
| V(EOD)             | Electrostatic discharge | Charged device model (CDM) per AEC           | All pins                      | ±500  | V    |
| V <sub>(ESD)</sub> | •                       | Charged device model (CDM), per AEC Q100-011 | Corner pins (1, 8, 9, and 16) | ±750  |      |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

See<sup>(1)</sup>

|                 |                                         |                                    | MIN                   | NOM | MAX                 | UNIT |
|-----------------|-----------------------------------------|------------------------------------|-----------------------|-----|---------------------|------|
| V <sub>CC</sub> | Supply voltage                          |                                    | 2 <sup>(2)</sup>      |     | 5.5                 | ٧    |
|                 |                                         | V <sub>CC</sub> = 2 V              | 1.5                   |     |                     |      |
| .,              | High lavel inner college                | V <sub>CC</sub> = 2.3 V to 2.7 V   | V <sub>CC</sub> × 0.7 |     |                     | V    |
| $V_{IH}$        | High-level input voltage                | V <sub>CC</sub> = 3 V to 3.6 V     | V <sub>CC</sub> × 0.7 |     |                     | V    |
|                 |                                         | V <sub>CC</sub> = 4.5 V to 5.5 V   | V <sub>CC</sub> × 0.7 |     |                     |      |
|                 |                                         | V <sub>CC</sub> = 2 V              |                       |     | 0.5                 |      |
| \/              | / <sub>IL</sub> Low-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V   |                       | V   | <sub>CC</sub> × 0.3 | V    |
| VIL             |                                         | V <sub>CC</sub> = 3 V to 3.6 V     |                       | V   | <sub>CC</sub> × 0.3 | V    |
|                 |                                         | V <sub>CC</sub> = 4.5 V to 5.5 V   |                       | V   | <sub>CC</sub> × 0.3 |      |
| VI              | Control input voltage                   |                                    | 0                     |     | 5.5                 | V    |
| $V_{IO}$        | Input/output voltage                    |                                    | 0                     |     | $V_{CC}$            | V    |
|                 |                                         | V <sub>CC</sub> = 2.3 V to 2.7 V   |                       |     | 200                 |      |
| Δt/Δν           | Input transition rise or fall rate      | V <sub>CC</sub> = 3 V to 3.6 V     |                       |     | 100                 | ns/V |
|                 | luic                                    | V <sub>CC</sub> = 4.5 V to 5.5 V   |                       |     | 20                  |      |
| _               | Operating free-air                      | SN74LV4051ATDRQ1,SN74LV4051ATDWRQ1 | 40                    |     | 105                 |      |
| T <sub>A</sub>  | temperature                             | SN74LV4051ATPWRQ1                  | <del>-4</del> 0       |     | 105                 | °C   |
| T <sub>A</sub>  | Operating free-air temperature          | SN74LV4051AQPWRQ1                  | -40                   |     | 125                 |      |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> This value is limited to 5.5 V maximum.

<sup>(2)</sup> With supply voltages at or near 2 V, the analog switch on-state resistance becomes very nonlinear. It is recommended that only digital signals be transmitted at these low supply voltages.



#### 6.4 Thermal Information

|                      |                                              | ,       | SN74LV4051A-Q1 |         |      |  |  |  |
|----------------------|----------------------------------------------|---------|----------------|---------|------|--|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | DW      | PW             | D       | UNIT |  |  |  |
|                      |                                              | 16 PINS | 16 PINS        | 16 PINS |      |  |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 85.1    | 92.4           | 113.3   |      |  |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 47.2    | 52.9           | 48.1    |      |  |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 49.8    | 49.5           | 58.4    | °C/W |  |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 17.8    | 15.5           | 6.2     |      |  |  |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 49.3    | 49.2           | 57.8    |      |  |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                        | DADAMETED                        | TEST                                                                                                                                                                            | V               | TA  | = 25°C | ;    | T <sub>A</sub> = | -40 to 10 | 5°C | T <sub>A</sub> = - | 40 to 125 | 5°C | LINUT |
|------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|------|------------------|-----------|-----|--------------------|-----------|-----|-------|
|                        | PARAMETER                        | CONDITIONS                                                                                                                                                                      | V <sub>cc</sub> | MIN | TYP    | MAX  | MIN              | TYP       | MAX | MIN                | TYP       | MAX | UNIT  |
|                        |                                  | I <sub>T</sub> = 2 mA,                                                                                                                                                          | 2.3 V           |     | 38     | 180  |                  |           | 225 |                    |           | 225 |       |
| r <sub>on</sub>        | On-state switch resistance       | $V_I = V_{CC}$ or GND,<br>$V_{INH} = V_{IL}$                                                                                                                                    | 3 V             |     | 30     | 150  |                  |           | 190 |                    |           | 190 | Ω     |
|                        |                                  | (see Figure 2)                                                                                                                                                                  | 4.5 V           |     | 22     | 75   |                  |           | 100 |                    |           | 100 |       |
|                        |                                  | $I_T = 2 \text{ mA},$                                                                                                                                                           | 2.3 V           |     | 113    | 500  |                  |           | 600 |                    |           | 600 |       |
| r <sub>on(p)</sub>     | Peak on-state resistance         | $V_I = V_{CC}$ or GND,                                                                                                                                                          | 3 V             |     | 54     | 180  |                  |           | 225 |                    |           | 225 | Ω     |
|                        | rociotarios                      | $V_{INH} = V_{IL}$                                                                                                                                                              | 4.5 V           |     | 31     | 100  |                  |           | 125 |                    |           | 125 |       |
|                        | Difference in on-state           | $I_T = 2 \text{ mA},$                                                                                                                                                           | 2.3 V           |     | 2.1    | 30   |                  |           | 40  |                    | 40        |     |       |
| $\Delta r_{\text{on}}$ | resistance between               | $V_I = V_{CC}$ or GND,                                                                                                                                                          | 3 V             |     | 1.4    | 20   |                  |           | 30  |                    |           | 30  | Ω     |
|                        | switch                           | $V_{INH} = V_{IL}$                                                                                                                                                              | 4.5 V           |     | 1.3    | 15   |                  |           | 20  |                    |           | 20  |       |
| II                     | Control input current            | V <sub>I</sub> = 5.5 V or GND                                                                                                                                                   | 0 V to 5.5 V    |     |        | ±0.1 |                  |           | ±1  |                    |           | ±2  | μΑ    |
| I <sub>S(off)</sub>    | Off-state switch leakage current | $\begin{aligned} &V_I = V_{CC} \text{ and } \\ &V_O = \text{GND, or } \\ &V_I = \text{GND and } \\ &V_O = V_{CC}, \\ &V_{INH} = V_{IH} \\ &(\text{see Figure 3}) \end{aligned}$ | 5.5 V           |     |        | ±0.1 |                  |           | ±1  |                    |           | ±2  | μА    |
| I <sub>S(on)</sub>     | On-state switch leakage current  | $V_{I} = V_{CC}$ or GND,<br>$V_{INH} = V_{IL}$<br>(see Figure 4)                                                                                                                | 5.5 V           |     |        | ±0.1 |                  |           | ±1  |                    |           | ±2  | μΑ    |
| $I_{CC}$               | Supply current                   | $V_I = V_{CC}$ or GND                                                                                                                                                           | 5.5 V           |     |        |      |                  |           | 20  |                    |           | 40  | μΑ    |
| C <sub>IC</sub>        | Control input capacitance        | f = 10 MHz                                                                                                                                                                      | 3.3 V           |     | 2      |      |                  |           |     |                    |           |     | pF    |
| C <sub>IS</sub>        | Common terminal capacitance      |                                                                                                                                                                                 | 3.3 V           |     | 23.4   |      |                  |           |     |                    |           |     | pF    |
| Cos                    | Switch terminal capacitance      |                                                                                                                                                                                 | 3.3 V           |     | 5.7    |      |                  |           |     |                    |           |     | pF    |
| $C_{F}$                | Feedthrough capacitance          |                                                                                                                                                                                 |                 |     | 0.5    |      |                  |           |     |                    |           |     | pF    |

Submit Documentation Feedback

Copyright © 2003–2015, Texas Instruments Incorporated



## 6.6 Switching Characteristics $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over recommended operating free-air temperature range (unless otherwise noted)

| P.A              | ARAMETER               | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST<br>CONDITIONS                       | T <sub>A</sub> = 25°C |     |     | T <sub>A</sub> = -40 to<br>105°C | T <sub>A</sub> = -40 to<br>125°C | UNIT |
|------------------|------------------------|-----------------|----------------|------------------------------------------|-----------------------|-----|-----|----------------------------------|----------------------------------|------|
|                  |                        | (INPOT)         | (OUTPUT)       | CONDITIONS                               | MIN                   | TYP | MAX | MIN MAX                          | MIN MAX                          |      |
| t <sub>PLH</sub> | Propagation delay time | COM or Yn       | Yn or COM      | C <sub>L</sub> = 50 pF<br>(see Figure 5) |                       | 2.5 | 9   | 12                               | 14                               | ns   |
| t <sub>PZH</sub> | Enable delay time      | INH             | COM or Yn      | C <sub>L</sub> = 50 pF<br>(see Figure 6) |                       | 5.5 | 20  | 25                               | 25                               | ns   |
| t <sub>PHZ</sub> | Disable delay time     | INH             | COM or Yn      | C <sub>L</sub> = 50 pF<br>(see Figure 6) |                       | 8.8 | 20  | 25                               | 25                               | ns   |

## 6.7 Switching Characteristics $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range (unless otherwise noted)

| over the state of |                        |              |              |                                          |                |        |     |                                             |     |     |                    |         |      |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------|--------------|------------------------------------------|----------------|--------|-----|---------------------------------------------|-----|-----|--------------------|---------|------|------|
| DΛ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RAMETER                | FROM         | то           | TEST                                     | T <sub>A</sub> | = 25°C | ;   | $T_A = -40 \text{ to } 105^{\circ}\text{C}$ |     |     | T <sub>A</sub> = - | 40 to 1 | 25°C | UNIT |
| PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RAIVIETER              | (INPUT)      | (OUTPUT)     | CONDITIONS                               | MIN            | TYP    | MAX | MIN                                         | TYP | MAX | MIN                | TYP     | MAX  | UNIT |
| t <sub>PLH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Propagation delay time | COM or<br>Yn | Yn or<br>COM | $C_L = 50 \text{ pF}$<br>(see Figure 5)  |                | 1.5    | 6   |                                             |     | 8   |                    |         | 10   | ns   |
| t <sub>PZH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Enable<br>delay time   | INH          | COM or<br>Yn | $C_L = 50 \text{ pF}$<br>(see Figure 6)  |                | 4      | 14  |                                             |     | 18  |                    |         | 18   | ns   |
| t <sub>PHZ</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Disable<br>delay time  | INH          | COM or<br>Yn | C <sub>L</sub> = 50 pF<br>(see Figure 6) |                | 6.2    | 14  |                                             |     | 18  |                    |         | 18   | ns   |

## 6.8 Analog Switch Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETER                      | FROM        | то         | TEST COND                                                        | NITIONS                    | V               | T <sub>A</sub> : | = 25°C |     | UNIT |  |
|--------------------------------|-------------|------------|------------------------------------------------------------------|----------------------------|-----------------|------------------|--------|-----|------|--|
| PARAMETER                      | (INPUT)     | (OUTPUT)   | TEST CONL                                                        | DITIONS                    | V <sub>CC</sub> | MIN              | TYP    | MAX | UNII |  |
|                                |             |            | $C_L = 50 \text{ pF},$                                           |                            | 2.3 V           |                  | 20     |     |      |  |
| Frequency response (switch on) | COM or Yn   | Yn or COM  | $R_L = 600 \Omega$ ,<br>$f_{in} = 1 MHz$ (sine wa                | ave) (1)                   | 3 V             |                  | 25     |     | MHz  |  |
| (Girion Gri)                   |             |            | (see Figure 7)                                                   |                            | 4.5 V           |                  | 35     |     |      |  |
| Crosstalk                      |             |            | $C_L = 50 \text{ pF},$                                           |                            | 2.3 V           |                  | 20     |     |      |  |
| (control input to signal       | INH         | COM or Yn  | $R_L = 600 \Omega$ ,<br>$f_{in} = 1 MHz$ (square                 | wave)                      | 3 V             |                  | 35     |     | mV   |  |
| output)                        |             |            | (seeFigure 8)                                                    | wave,                      | 4.5 V           |                  | 60     |     |      |  |
| Feedthrough                    |             |            | $C_L = 50 \text{ pF},$                                           |                            | 2.3 V           |                  | -45    |     |      |  |
| attenuation                    | COM or Yn   | Yn or COM  | Yn or COM $R_{L} = 600 \Omega,$ $f_{in} = 1 \text{ MHz}^{(2)}$   |                            | 3 V             |                  | -45    |     | dB   |  |
| (switch off)                   |             |            | (see Figure 9)                                                   |                            | 4.5 V           |                  | -45    |     |      |  |
|                                |             |            | $C_L = 50 \text{ pF},$                                           | $V_I = 2 Vp-p$             | 2.3 V           |                  | 0.1%   |     |      |  |
| Sine-wave distortion           | COM or Yn Y | Yn or COM  | $R_L = 10 \text{ k}\Omega$ ,<br>$f_{in} = 1 \text{ kkHz (sine)}$ | $V_{I} = 2.5 \text{ Vp-p}$ | 3 V             |                  | 0.1%   |     |      |  |
| Sins mans diotoritori          |             | THI OF COM | wave)<br>(see Figure 10)                                         | V <sub>I</sub> = 4 Vp-p    | 4.5 V           |                  | 0.1%   |     |      |  |

<sup>(1)</sup> Adjust  $f_{in}$  voltage to obtain 0-dBm output. Increase fin frequency until dB meter reads -3 dB.

## 6.9 Operating Characteristics

 $V_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

Copyright © 2003-2015, Texas Instruments Incorporated

|          | PARAMETER                     | TEST CONDITIONS                    | TYP | UNIT |
|----------|-------------------------------|------------------------------------|-----|------|
| $C_{pd}$ | Power dissipation capacitance | C <sub>L</sub> = 50 pF, f = 10 MHz | 5.9 | pF   |

<sup>(2)</sup> Adjust fin voltage to obtain 0-dBm input.



#### 7 Parameter Measurement Information



Figure 2. On-State Resistance Test Circuit



Condition 1:  $V_I = 0$ ,  $V_O = V_{CC}$ Condition 2:  $V_I = V_{CC}$ ,  $V_O = 0$ 

Figure 3. Off-State Switch Leakage-Current Test Circuit



Figure 4. On-State Switch Leakage-Current Test Circuit



## **Parameter Measurement Information (continued)**



Figure 5. Propagation Delay Time, Signal Input to Signal Output



Figure 6. Switching Time (t<sub>PZL</sub>, t<sub>PLZ</sub>, t<sub>PZH</sub>, t<sub>PHZ</sub>), Control to Signal Output

Copyright © 2003–2015, Texas Instruments Incorporated



## **Parameter Measurement Information (continued)**



NOTE A: fin is a sine wave.

Figure 7. Frequency Response (Switch On)



Figure 8. Crosstalk (Control Input, Switch Output)



Figure 9. Feedthrough Attenuation (Switch Off)



Figure 10. Sine-Wave Distortion



#### 8 Detailed Description

#### 8.1 Overview

This device is an 8-channel analog multiplexer. A multiplexer is used when several signals must share the same device or resource. This device allows the selection of one of these signals at a time, for analysis or propagation.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

This device contains one 8-channel multiplexer for use in a variety of applications, and can also be configured as demultiplexer by using the COM pin as an input and the Yx pins as outputs. This device is qualified for automotive applications and has an extended temperature range of -40°C to 125°C (maximum depends on package type).

#### 8.4 Device Functional Modes

**Table 1. Function Table** 

|     | INP | ON |   |         |  |  |
|-----|-----|----|---|---------|--|--|
| INH | С   | В  | Α | CHANNEL |  |  |
| L   | L   | L  | L | Y0      |  |  |
| L   | L   | L  | Н | Y1      |  |  |
| L   | L   | Н  | L | Y2      |  |  |
| L   | L   | Н  | Н | Y3      |  |  |
| L   | Н   | L  | L | Y4      |  |  |
| L   | Н   | L  | Н | Y5      |  |  |
| L   | Н   | Н  | L | Y6      |  |  |
| L   | Н   | Н  | Н | Y7      |  |  |
| Н   | X   | Χ  | Χ | None    |  |  |

Copyright © 2003–2015, Texas Instruments Incorporated



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

A multiplexer is used in applications where multiple signals share a resource. In the example below, several different sensors are connected to the analog-to-digital converter (ADC) of a microcontroller unit (MCU).

#### 9.2 Typical Application



Figure 11. Example of Multiplexer Use With Analog Sensors and the ADC of an MCU

#### 9.2.1 Design Requirements

Designing with the SN74LV4051A-Q1 device requires a stable input voltage between 2 V (see *Recommended Operating Conditions* for details) and 5.5 V. Another important design consideration is the characteristics of the signal being multiplexed, to ensure no important information is lost due to timing or incompatibility with this device.

#### 9.2.2 Detailed Design Procedure

Normally, processing eight different analog signals would require eight separate ADCs, but Figure 11 shows how to achieve this using only one ADC and four GPIOs (general-purpose input/outputs).



## 10 Power Supply Recommendations

Most systems have a common 3.3-V or 5-V rail that can supply the Vcc pin of this device. If this is not available, a switched-mode power supply (SMPS) or a low dropout regulator (LDO) can supply this device from a higher voltage rail.

#### 11 Layout

#### 11.1 Layout Guidelines

TI recommends keeping the signal lines as short and as straight as possible. Incorporation of microstrip or stripline techniques is also recommended when signal lines are more than 1 inch long. These traces must be designed with a characteristic impedance of either 50  $\Omega$  or 75  $\Omega$ ,as required by the application. Do not place this device too close to high-voltage switching components, as they may cause interference.

## 11.2 Layout Example



Figure 12. Layout Schematic



## 12 Device and Documentation Support

#### 12.1 Trademarks

All trademarks are the property of their respective owners.

#### 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





29-Jul-2014

#### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------|
| CLV4051ATDWRG4Q1  | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 105   | L4051AQ                 | Samples |
| CLV4051ATPWRG4Q1  | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 105   | L4051AQ                 | Samples |
| SN74LV4051AQPWRQ1 | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 4051AQ1                 | Samples |
| SN74LV4051ATDRQ1  | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 105   | L4051AQ                 | Samples |
| SN74LV4051ATDWRQ1 | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 105   | L4051AQ                 | Samples |
| SN74LV4051ATPWRQ1 | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 105   | L4051AQ                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

29-Jul-2014

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LV4051A-Q1:

Catalog: SN74LV4051A

Enhanced Product: SN74LV4051A-EP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications

PACKAGE MATERIALS INFORMATION

www.ti.com 29-Jul-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CLV4051ATPWRG4Q1  | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV4051AQPWRQ1 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV4051ATPWRQ1 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 29-Jul-2014



\*All dimensions are nominal

| 7 III GITTIOTIOTOTIO GITO TIOTITIGI |              |                 |      |      |             |            |             |
|-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| CLV4051ATPWRG4Q1                    | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74LV4051AQPWRQ1                   | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74LV4051ATPWRQ1                   | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



SMALL OUTLINE INTEGRATED CIRCUIT



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040000-2/H





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.