













SN74LVC1G19

SCES464G -JUNE 2003-REVISED AUGUST 2015

## SN74LVC1G19 1-of-2 Decoder and Demultiplexer

#### **Features**

- Available in the Texas Instruments NanoFree™ Package
- Supports 5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V
- Supports Down Translation to V<sub>CC</sub>
- Maximum t<sub>pd</sub> of 4 ns at 3.3 V
- Low Power Consumption, 10-µA Maximum I<sub>CC</sub>
- ±24-mA Output Drive at 3.3 V
- V<sub>OLP</sub> (Output Ground Bounce) <0.8 V Typical at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$
- $V_{OHV}$  (Output  $V_{OH}$  Undershoot) >2 V Typical at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$
- Ioff Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

## 2 Applications

- **AV Receivers**
- Audio Docks: Portable
- Blu-ray® Players and Home Theater
- MP3 Players/Recorders
- Personal Digital Assistants (PDAs)
- Power: Telecom/Server AC/DC Supply: Single Controller: Analog and Digital
- Solid State Drives (SSDs): Client and Enterprise
- TVs: LCD/Digital and High-Definition (HDTVs)
- Tablets: Enterprise
- Video Analytics: Server
- Wireless Headsets, Keyboards, and Mice

#### 3 Description

This decoder/demultiplexer is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation.

The SN74LVC1G19 device is a 1-of-2 decoder / demultiplexer. When E input is high, the decoder will be disabled and both outputs will be high. When  $\overline{E}$ input is low, the A input selects which output will be

This device is fully specified for partial-power-down applications using Ioff.

#### Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE    | BODY SIZE (NOM)   |
|----------------|------------|-------------------|
| SN74LVC1G19DBV | SOT-23 (6) | 2.9 mm × 1.6 mm   |
| SN74LVC1G19DCK | SC70 (6)   | 2.0 mm x 1.25 mm  |
| SN74LVC1G19DRL | SOT (6)    | 1.6 mm × 1.2 mm   |
| SN74LVC1G19DRY | SON (6)    | 1.45 mm × 1.0 mm  |
| SN74LVC1G19YZP | DSBGA (6)  | 1.41 mm × 0.91 mm |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic





#### **Table of Contents**

|   |                                                                  |    | 0.4.0                                            |                  |
|---|------------------------------------------------------------------|----|--------------------------------------------------|------------------|
| 1 | Features 1                                                       |    | 8.1 Overview                                     |                  |
| 2 | Applications 1                                                   |    | 8.2 Functional Block Diagram                     | 10               |
| 3 | Description 1                                                    |    | 8.3 Feature Description                          | 10               |
| 4 | Revision History2                                                |    | 8.4 Device Functional Modes                      | 10               |
| 5 | Pin Configuration and Functions                                  | 9  | Application and Implementation                   | 11               |
| 6 | Specifications4                                                  |    | 9.1 Application Information                      | <mark>1</mark> 1 |
| U | •                                                                |    | 9.2 Typical Application                          | <mark>1</mark> 1 |
|   | 6.1 Absolute Maximum Ratings                                     | 10 | Power Supply Recommendations                     | 12               |
|   | 6.3 Recommended Operating Conditions                             | 11 | Layout                                           | 12               |
|   | 6.4 Thermal Information                                          |    | 11.1 Layout Guidelines                           | 12               |
|   | 6.5 Electrical Characteristics                                   |    | 11.2 Layout Example                              | 12               |
|   | 6.6 Switching Characteristics, C <sub>L</sub> = 15 pF            | 12 | Device and Documentation Support                 | 13               |
|   | 6.7 Switching Characteristics, C <sub>L</sub> = 30 pF or 50 pF 6 |    | 12.1 Community Resources                         | 13               |
|   | 6.8 Operating Characteristics                                    |    | 12.2 Trademarks                                  | 13               |
|   | 6.9 Typical Characteristics                                      |    | 12.3 Electrostatic Discharge Caution             | 13               |
| 7 | Parameter Measurement Information 8                              |    | 12.4 Glossary                                    | 13               |
| 8 | Detailed Description                                             | 13 | Mechanical, Packaging, and Orderable Information | 13               |
|   |                                                                  |    |                                                  |                  |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision F (July 2012) to Revision G

Page

Added Applications section, Device Information table, Pin Configuration and Functions section, ESD Ratings table,
Thermal Information table, Feature Description section, Device Functional Modes, Application and Implementation
section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
Mechanical, Packaging, and Orderable Information section
 Deleted Ordering Information table.



## 5 Pin Configuration and Functions









DRY Package 6-Pin SON

YZP Package 6-Pin DSBGA Bottom View



#### Pin Functions<sup>(1)</sup>

| PIN             |     | I/O | DESCRIPTION                                                  |  |  |  |
|-----------------|-----|-----|--------------------------------------------------------------|--|--|--|
| NAME            | NO. | 1/0 | DESCRIPTION                                                  |  |  |  |
| Α               | 1   | I   | Adress input, selects which output goes low.                 |  |  |  |
| GND             | 2   | _   | Ground                                                       |  |  |  |
| Ē               | 3   | I   | Enable input, active low                                     |  |  |  |
| Y <sub>1</sub>  | 4   | 0   | Output 1, low when selected by A high and $\overline{E}$ low |  |  |  |
| V <sub>CC</sub> | 5   | _   | ower pin                                                     |  |  |  |
| Y <sub>0</sub>  | 6   | 0   | Output 0, low when selected by A low and $\overline{E}$ low  |  |  |  |

(1) See mechanical drawings for dimensions



#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                                            |                    |  | MIN  | MAX                   | UNIT |
|------------------|----------------------------------------------------------------------------|--------------------|--|------|-----------------------|------|
| $V_{CC}$         | Supply voltage                                                             |                    |  | -0.5 | 6.5                   | V    |
| VI               | Input voltage <sup>(2)</sup>                                               |                    |  | -0.5 | 6.5                   | V    |
| Vo               | Voltage applied to any output in the high-impedance or power-off state (2) |                    |  |      | 6.5                   | V    |
| Vo               | Voltage applied to any output in the high or low state (2)(3)              |                    |  | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                                        | V <sub>I</sub> < 0 |  |      | -50                   | mA   |
| I <sub>OK</sub>  | Output clamp current                                                       | V <sub>O</sub> < 0 |  |      | -50                   | mA   |
| Io               | Continuous output current                                                  |                    |  |      | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                          |                    |  |      | ±100                  | mA   |
| T <sub>stg</sub> | Storage temperature                                                        |                    |  | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                  |                         |                                                                               | VALUE | UNIT |
|------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|                  |                         | Human Body Model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | ±2000 |      |
| V <sub>ESD</sub> | Electrostatic discharge | Charged-Device Model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1000 | V    |
|                  |                         | Machine model                                                                 | ±200  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

Submit Documentation Feedback

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table.



## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                       |                                                                              | MIN                    | MAX                    | UNIT |  |
|-----------------|---------------------------------------|------------------------------------------------------------------------------|------------------------|------------------------|------|--|
|                 | Owner have the man                    | Operating                                                                    | 1.65                   | 5.5                    | V    |  |
| V <sub>CC</sub> | Supply voltage                        | Data retention only                                                          | 1.5                    |                        | V    |  |
|                 |                                       | V <sub>CC</sub> = 1.65 V to 1.95 V                                           | 0.65 × V <sub>CC</sub> |                        |      |  |
| . ,             | I Park Tarrel Parent configura        | V <sub>CC</sub> = 2.3 V to 2.7 V                                             | 1.7                    |                        | V    |  |
| $V_{IH}$        | High-level input voltage              | V <sub>CC</sub> = 3 V to 3.6 V                                               |                        |                        |      |  |
|                 |                                       | V <sub>CC</sub> = 4.5 V to 5.5 V                                             | 0.7 × V <sub>CC</sub>  |                        |      |  |
|                 |                                       | V <sub>CC</sub> = 1.65 V to 1.95 V                                           |                        | 0.35 × V <sub>CC</sub> |      |  |
| . ,             | Landard Sandrada                      | V <sub>CC</sub> = 2.3 V to 2.7 V                                             |                        | 0.7                    |      |  |
| $V_{IL}$        | Low-level input voltage               | V <sub>CC</sub> = 3 V to 3.6 V                                               |                        | 0.8                    | V    |  |
|                 |                                       | V <sub>CC</sub> = 4.5 V to 5.5 V                                             |                        | 0.3 × V <sub>CC</sub>  |      |  |
| VI              | Input voltage                         |                                                                              | 0                      | 5.5                    | V    |  |
| Vo              | Output voltage                        |                                                                              | 0                      | V <sub>CC</sub>        | V    |  |
|                 | · · · · · · · · · · · · · · · · · · · | V <sub>CC</sub> = 1.65 V                                                     |                        | -4                     |      |  |
|                 |                                       | V <sub>CC</sub> = 2.3 V                                                      |                        | -8                     |      |  |
| I <sub>OH</sub> | High-level output current             |                                                                              |                        | -16                    | mA   |  |
|                 |                                       | V <sub>CC</sub> = 3 V                                                        |                        | -24                    |      |  |
|                 |                                       | V <sub>CC</sub> = 4.5 V                                                      |                        | -32                    |      |  |
|                 |                                       | V <sub>CC</sub> = 1.65 V                                                     |                        | 4                      |      |  |
|                 |                                       | V <sub>CC</sub> = 2.3 V                                                      |                        | 8                      |      |  |
| $I_{OL}$        | Low-level output current              |                                                                              |                        | 16                     | mA   |  |
|                 |                                       | V <sub>CC</sub> = 3 V                                                        |                        | 24                     |      |  |
|                 |                                       | V <sub>CC</sub> = 4.5 V                                                      |                        | 32                     |      |  |
|                 |                                       | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}, 2.5 \text{ V} \pm 0.2 \text{ V}$ |                        | 20                     |      |  |
| Δt/Δv           | Input transition rise or fall rate    | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                   |                        | 10                     |      |  |
|                 |                                       | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$                                     |                        | 5                      |      |  |
| T <sub>A</sub>  | Operating free-air temperature        | ·                                                                            | -40                    | 85                     | °C   |  |

<sup>(1)</sup> All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

#### 6.4 Thermal Information

|                 |                                        | SN74LVC1G19 |            |           |           |                |      |  |
|-----------------|----------------------------------------|-------------|------------|-----------|-----------|----------------|------|--|
|                 | THERMAL METRIC <sup>(1)</sup>          |             | DCK (SC70) | DRL (SOT) | DRY (SON) | YZP<br>(DSBGA) | UNIT |  |
|                 |                                        | 6 PINS      | 6 PINS     | 6 PINS    | 6 PINS    | 6 PINS         |      |  |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 165         | 259        | 142       | 234       | 123            | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                                                | V <sub>cc</sub> | MIN            | TYP <sup>(1)</sup> MAX | UNIT |
|------------------|----------------------------------------------------------------|-----------------|----------------|------------------------|------|
|                  | $I_{OH} = -100 \mu\text{A}$                                    | 1.65 V to 5.5 V | $V_{CC} - 0.1$ |                        |      |
|                  | $I_{OH} = -4 \text{ mA}$                                       | 1.65 V          | 1.2            |                        |      |
| V <sub>OH</sub>  | $I_{OH} = -8 \text{ mA}$                                       | 2.3 V           | 1.9            |                        | V    |
|                  | $I_{OH} = -16 \text{ mA}$                                      | 3 V             | 2.4            |                        | V    |
|                  | $I_{OH} = -24 \text{ mA}$                                      | 3 V             | 2.3            |                        |      |
|                  | $I_{OH} = -32 \text{ mA}$                                      | 4.5 V           | 3.8            |                        |      |
|                  | I <sub>OL</sub> = 100 μA                                       | 1.65 V to 5.5 V |                | 0.1                    |      |
|                  | I <sub>OL</sub> = 4 mA                                         | 1.65 V          |                |                        |      |
| V                | I <sub>OL</sub> = 8 mA                                         | 2.3 V           |                | 0.3                    | V    |
| V <sub>OL</sub>  | I <sub>OL</sub> = 16 mA                                        | 3 V             |                | 0.4                    | V    |
|                  | I <sub>OL</sub> = 24 mA                                        | 3 V             |                | 0.55                   |      |
|                  | I <sub>OL</sub> = 32 mA                                        | 4.5 V           |                | 0.55                   |      |
| I <sub>I</sub>   | V <sub>I</sub> = 5.5 V or GND                                  | 0 to 5.5 V      |                | ±1                     | μA   |
| I <sub>off</sub> | $V_I$ or $V_O = 5.5 \text{ V}$                                 | 0               |                | ±10                    | μA   |
| I <sub>CC</sub>  | $V_I = 5.5 \text{ V or GND}, \qquad I_O = 0$                   | 1.65 V to 5.5 V |                | 10                     | μA   |
| $\Delta I_{CC}$  | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V    |                | 500                    | μA   |
| C <sub>I</sub>   | $V_I = V_{CC}$ or GND                                          | 3.3 V           |                | 3.5                    | pF   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

## 6.6 Switching Characteristics, $C_L = 15 pF$

over recommended operating free-air temperature range,  $C_L = 15 \text{ pF}$  (unless otherwise noted) (see Figure 3)

| PARAMETER       | FROM<br>(INPUT)                | TO<br>(OUTPUT) | V <sub>CC</sub> = ± 0.1 |      | V <sub>CC</sub> = 1<br>± 0.2 |     | V <sub>CC</sub> = ± 0.3 |     | V <sub>CC</sub> = ± 0.5 |     | UNIT |
|-----------------|--------------------------------|----------------|-------------------------|------|------------------------------|-----|-------------------------|-----|-------------------------|-----|------|
|                 | (INFOT)                        | (001701)       | MIN                     | MAX  | MIN                          | MAX | MIN                     | MAX | MIN                     | MAX |      |
| t <sub>pd</sub> | A or $\overline{\overline{E}}$ | Υ              | 2.5                     | 16.1 | 1.5                          | 5.9 | 1                       | 4   | 0.5                     | 2.8 | ns   |

## 6.7 Switching Characteristics, $C_L = 30 \text{ pF}$ or 50 pF

over recommended operating free-air temperature range,  $C_L = 30 \text{ pF}$  or 50 pF (unless otherwise noted) (see Figure 4)

| PARAMETER       | FROM<br>(INPUT)     | TO<br>(OUTPUT) | V <sub>CC</sub> = ± 0.1 |      | V <sub>CC</sub> = :<br>± 0.2 |     | V <sub>CC</sub> = 0.3 |     | V <sub>CC</sub> = ± 0.5 |     | UNIT |
|-----------------|---------------------|----------------|-------------------------|------|------------------------------|-----|-----------------------|-----|-------------------------|-----|------|
|                 | (INFOT)             | (001701)       | MIN                     | MAX  | MIN                          | MAX | MIN                   | MAX | MIN                     | MAX |      |
| t <sub>pd</sub> | A or $\overline{E}$ | Y              | 3.2                     | 16.1 | 1.5                          | 6.5 | 1.1                   | 5.2 | 0.5                     | 3.9 | ns   |

#### 6.8 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|          | PARAMETER                     | TEST       | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | V <sub>CC</sub> = 5 V | UNIT |
|----------|-------------------------------|------------|-------------------------|-------------------------|-------------------------|-----------------------|------|
|          | FARAWIETER                    | CONDITIONS | TYP                     | TYP                     | TYP                     | TYP                   | UNIT |
| $C_{pd}$ | Power dissipation capacitance | f = 10 MHz | 15.5                    | 16                      | 16                      | 18                    | рF   |



## 6.9 Typical Characteristics





Figure 2. Time Propagation Delay vs V<sub>CC</sub>, C<sub>L</sub>= 30 pF o 50 pF



#### 7 Parameter Measurement Information



| TEST                               | S1                       |
|------------------------------------|--------------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open                     |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | <b>V</b> <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND                      |

LOAD CIRCUIT

| .,                                | INI             | PUTS    |                    | .,                       |                |                | .,             |
|-----------------------------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------|
| V <sub>cc</sub>                   | V,              | t,/t,   | V <sub>M</sub>     | <b>V</b> <sub>LOAD</sub> | C <sub>L</sub> | R <sub>⊾</sub> | V <sub>A</sub> |
| 1.8 V ± 0.15 V                    | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 M</b> Ω   | 0.15 V         |
| $2.5 \text{ V} \pm 0.2 \text{ V}$ | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 M</b> Ω   | 0.15 V         |
| $3.3 \text{ V} \pm 0.3 \text{ V}$ | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                      | 15 pF          | <b>1 M</b> Ω   | 0.3 V          |
| 5 V ± 0.5 V                       | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 M</b> Ω   | 0.3 V          |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{\circ}$  = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{\mbox{\tiny PLZ}}$  and  $t_{\mbox{\tiny PHZ}}$  are the same as  $t_{\mbox{\tiny dis}}.$
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms

Submit Documentation Feedback

Copyright © 2003–2015, Texas Instruments Incorporated



#### **Parameter Measurement Information (continued)**



| TEST                               | S1                       |
|------------------------------------|--------------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open                     |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | <b>V</b> <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND                      |

**LOAD CIRCUIT** 

| .,                                | INI             | PUTS    |                    | V                        |                | -              | .,             |
|-----------------------------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------|
| V <sub>cc</sub>                   | V,              | t,/t,   | V <sub>M</sub>     | <b>V</b> <sub>LOAD</sub> | C <sub>L</sub> | R <sub>⊾</sub> | V <sub>A</sub> |
| 1.8 V ± 0.15 V                    | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | <b>1 k</b> Ω   | 0.15 V         |
| $2.5~V~\pm~0.2~V$                 | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | 500 Ω          | 0.15 V         |
| $3.3 \text{ V} \pm 0.3 \text{ V}$ | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                      | 50 pF          | 500 Ω          | 0.3 V          |
| 5 V ± 0.5 V                       | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 50 pF          | 500 Ω          | 0.3 V          |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \,\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $\dot{t}_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{\text{PLH}}^{\text{F2L}}$  and  $t_{\text{PHL}}^{\text{F2L}}$  are the same as  $t_{\text{pd}}^{\text{eff}}$
- H. All parameters and waveforms are not applicable to all devices.

Figure 4. Load Circuit and Voltage Waveforms

Submit Documentation Feedback



#### 8 Detailed Description

#### 8.1 Overview

This decoder/demultiplexer is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation.

The SN74LVC1G19 device is a 1-of-2 decoder/demultiplexer. This device decodes the 1-bit address on input A and places a logic low on the matching address output,  $Y_0$  or  $Y_1$ , when the enable  $(\overline{E})$  input signal is low.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

NanoFree package technology is a major breakthrough in IC packaging concepts, using the die as the package.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

SN74LVC1G19 is available in NanoFree package. NanoFree is a major breakthrough in IC packaging concepts, it is a bare die package developed for applications that require the smallest possible package. The device supports 5-V  $V_{CC}$  Operation. All Inputs accept voltages up to 5.5 V.  $\pm 24$ -mA output drive at 3.3 V. The maximum time propagation delay ( $t_{pd}$ ) is 5.4 ns at 3.3 V. Low Power Consumption, 10- $\mu$ A Max  $I_{CC}$ . Typical output ground bounce ( $V_{OLP}$ ) and Output  $V_{OH}$  Undershoot ( $V_{OHV}$ ). This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  feature ensures that damaging current will not backflow through the device when it is powered down. The SN74LVC1G19 device has isolation during power off.  $I_{off}$  supports live insertion, partial-power-down mode and back drive protection.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes of the SN74LVC1G19.

**Table 1. Function Table** 

| INF | PUTS | OUTPUTS        |                |  |  |  |
|-----|------|----------------|----------------|--|--|--|
| Ē   | Α    | Υ <sub>0</sub> | Y <sub>1</sub> |  |  |  |
| L   | L    | L              | Н              |  |  |  |
| L   | Н    | Н              | Г              |  |  |  |
| Н   | X    | Н              | Н              |  |  |  |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74LVC1G19 device is a 1-of-2 decoder/demultiplexer. This device decodes the 1 bit address on input A and places a logic low on the matching address output,  $Y_0$  or  $Y_1$ , when the enable  $(\overline{E})$  input signal is low. It can produce 24 mA of drive current at 3.3 V making it ideal for driving multiple outputs.

#### 9.2 Typical Application



Figure 5. Typical Application Diagram

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. Outputs can be combined to produce higher drive but the high drive will also create faster edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - For rise time and fall time specifications, see (Δt/ΔV) in Recommended Operating Conditions table.
  - For specified high and low levels, see (V<sub>IH</sub> and V<sub>IL</sub>) in Recommended Operating Conditions table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.

#### 2. Recommend Output Conditions:

- Load currents must not exceed 50 mA per output and 100 mA total for the part.
- Series resistors on the output may be used if the user desires to slow the output edge signal or limit the output current.

#### **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 6. I<sub>CC</sub> vs Frequency

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in *Absolute Maximum Ratings* table.

Each  $V_{CC}$  terminal must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended. If there are multiple  $V_{CC}$  terminals then 0.01- $\mu$ F or 0.022- $\mu$ F capacitors are recommended for each power terminal. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. Multiple bypass capacitors may be paralleled to reject different frequencies of noise. The bypass capacitor must be installed as close to the power terminal as possible for the best results.

#### 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs must not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 7 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient.

#### 11.2 Layout Example



Figure 7. Layout Diagram



## 12 Device and Documentation Support

#### 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

NanoFree, E2E are trademarks of Texas Instruments. Blu-ray is a registered trademark of Blu-ray Disc Association. All other trademarks are the property of their respective owners.

#### 12.3 Electrostatic Discharge Caution

Copyright © 2003-2015, Texas Instruments Incorporated



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.

www.ti.com 11-Apr-2023

#### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)     | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|--------------------------|---------|
|                   | (.,    |              | J                  |      |                | (=)          | (6)                           | (0)                |              | (110)                    |         |
| SN74LVC1G19DBVR   | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | (C195, C19R)             | Samples |
| SN74LVC1G19DBVRE4 | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | (C195, C19R)             | Samples |
| SN74LVC1G19DBVT   | ACTIVE | SOT-23       | DBV                | 6    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | (C195, C19R)             | Samples |
| SN74LVC1G19DCKR   | ACTIVE | SC70         | DCK                | 6    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 85    | (CY5, CYF, CYK, CY<br>R) | Samples |
| SN74LVC1G19DCKRE4 | ACTIVE | SC70         | DCK                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | CY5                      | Samples |
| SN74LVC1G19DCKRG4 | ACTIVE | SC70         | DCK                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | CY5                      | Samples |
| SN74LVC1G19DRLR   | ACTIVE | SOT-5X3      | DRL                | 6    | 4000           | RoHS & Green | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM | -40 to 85    | (1JZ, CY7, CYR)          | Samples |
| SN74LVC1G19DRLRG4 | ACTIVE | SOT-5X3      | DRL                | 6    | 4000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | (1JZ, CY7, CYR)          | Samples |
| SN74LVC1G19DRYR   | ACTIVE | SON          | DRY                | 6    | 5000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | CY                       | Samples |
| SN74LVC1G19YZPR   | ACTIVE | DSBGA        | YZP                | 6    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | (CY7, CYN)               | Samples |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Apr-2023

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 4-May-2023

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS WHO WE PI WHO WE PI WHO WE BO WE Cavity A0

| Γ | A0 | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
|   | В0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
|   | P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC1G19DBVR   | SOT-23          | DBV                | 6    | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1G19DBVR   | SOT-23          | DBV                | 6    | 3000 | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LVC1G19DBVT   | SOT-23          | DBV                | 6    | 250  | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LVC1G19DCKR   | SC70            | DCK                | 6    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G19DCKR   | SC70            | DCK                | 6    | 3000 | 180.0                    | 8.4                      | 2.41       | 2.41       | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G19DCKR   | SC70            | DCK                | 6    | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G19DCKR   | SC70            | DCK                | 6    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G19DCKRG4 | SC70            | DCK                | 6    | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G19DRLR   | SOT-5X3         | DRL                | 6    | 4000 | 180.0                    | 8.4                      | 2.0        | 1.8        | 0.75       | 4.0        | 8.0       | Q3               |
| SN74LVC1G19DRLR   | SOT-5X3         | DRL                | 6    | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| SN74LVC1G19DRYR   | SON             | DRY                | 6    | 5000 | 180.0                    | 9.5                      | 1.15       | 1.6        | 0.75       | 4.0        | 8.0       | Q1               |
| SN74LVC1G19YZPR   | DSBGA           | YZP                | 6    | 3000 | 178.0                    | 9.2                      | 1.02       | 1.52       | 0.63       | 4.0        | 8.0       | Q1               |



www.ti.com 4-May-2023



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC1G19DBVR   | SOT-23       | DBV             | 6    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC1G19DBVR   | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G19DBVT   | SOT-23       | DBV             | 6    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G19DCKR   | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G19DCKR   | SC70         | DCK             | 6    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC1G19DCKR   | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G19DCKR   | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G19DCKRG4 | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G19DRLR   | SOT-5X3      | DRL             | 6    | 4000 | 210.0       | 185.0      | 35.0        |
| SN74LVC1G19DRLR   | SOT-5X3      | DRL             | 6    | 4000 | 202.0       | 201.0      | 28.0        |
| SN74LVC1G19DRYR   | SON          | DRY             | 6    | 5000 | 184.0       | 184.0      | 19.0        |
| SN74LVC1G19YZPR   | DSBGA        | YZP             | 6    | 3000 | 220.0       | 220.0      | 35.0        |

# DCK (R-PDSO-G6)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AB.



# DCK (R-PDSO-G6)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





DIE SIZE BALL GRID ARRAY



#### NOTES:

NanoFree Is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. NanoFree<sup>™</sup> package configuration.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-293 Variation UAAD



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see QFN/SON PCB application report in literature No. SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated