











#### SN74LVCHR16245A

SCAS582Q - NOVEMBER 1996-REVISED OCTOBER 2014

# SN74LVCHR16245A 16-Bit Bus Transceiver With 3-State Outputs

#### **Features**

- Member of the Texas Instruments Widebus™ Family
- Operates From 1.65 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Max  $t_{pd}$  of 4.8 ns at 3.3 V
- Typical V<sub>OLP</sub> (Output Ground Bounce)  $< 0.8 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)  $> 2 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$
- Supports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V  $V_{CC}$ )
- Bus Hold on Data Inputs Eliminates the Need for External Pullup or Pulldown Resistors
- All Outputs Have Equivalent 26-Ω Series Resistors, So No External Resistors Are Required
- Ioff Supports Live Insertion, Partial Power-Down Mode, and Back-Drive Protection
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model
  - 200-V Machine Model

## 2 Applications

- Telecom Infrastructures
- **Industrial Transport**
- Wireless Infrastructures
- Servers
- **Tests and Measurements**

## Description

This 16-bit (dual-octal) noninverting bus transceiver is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation.

The SN74LVCHR16245A device is designed for asynchronous communication between data buses. control-function implementation minimizes external-timing requirements.

#### Device Information<sup>(1)</sup>

| PART NUMBER     | PACKAGE    | BODY SIZE (NOM)    |
|-----------------|------------|--------------------|
| SN74LVCHR16245A | TSSOP (48) | 12.50 mm × 6.10 mm |
|                 | SSOP (48)  | 15.88 mm × 7.49 mm |
|                 | TVSOP (48) | 9.70 mm × 4.40 mm  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Simplified Schematic







# **Table of Contents**

| 1 | Features 1                        |    | 9.1 Overview                         | 11  |
|---|-----------------------------------|----|--------------------------------------|-----|
| 2 | Applications 1                    |    | 9.2 Functional Block Diagram         | 11  |
| 3 | Description 1                     |    | 9.3 Feature Description              |     |
| 4 | Simplified Schematic1             |    | 9.4 Device Functional Modes          | 12  |
| 5 | Revision History2                 | 10 | Application and Implementation       | 13  |
| 6 | Pin Configuration and Functions   |    | 10.1 Application Information         | 13  |
| 7 | _                                 |    | 10.2 Typical Application             | 13  |
| ′ | Specifications                    | 11 | Power Supply Recommendations         | 15  |
|   | 7.1 Absolute Maximum Ratings      | 12 | Layout                               | 15  |
|   | 7.2 Handling Ratings              |    | 12.1 Layout Guidelines               |     |
|   | 7.4 Thermal Information           |    | 12.2 Layout Example                  |     |
|   | 7.5 Electrical Characteristics    | 13 | Device and Documentation Support     |     |
|   | 7.6 Switching Characteristics     |    | 13.1 Trademarks                      |     |
|   | 7.7 Operating Characteristics     |    | 13.2 Electrostatic Discharge Caution | 16  |
|   | 7.8 Typical Characteristics       |    | 13.3 Glossary                        | 16  |
| 8 | Parameter Measurement Information |    | Mechanical, Packaging, and Orderable | 4.0 |
| 9 | Detailed Description 11           |    | Information                          | 16  |

# 5 Revision History

| Changes from Revision P (December 2005) to Revision Q                                | Page |
|--------------------------------------------------------------------------------------|------|
| Updated document to new TI data sheet format                                         | 1    |
| Removed Ordering Information table.                                                  | 1    |
| Changed I <sub>off</sub> bullet in Features                                          | 1    |
| Added Applications                                                                   | 1    |
| Added Pin Functions table                                                            | 3    |
| Added Handling Ratings table                                                         | 6    |
| Changed MAX operating temperature to 125°C in Recommended Operating Conditions table | 7    |
| Added Thermal Information table.                                                     | 7    |
| Added Typical Characteristics.                                                       | 9    |
| Added Detailed Description section                                                   | 11   |
| Added Application and Implementation section                                         | 13   |
| Added Power Supply Recommendations and Layout sections                               |      |



# 6 Pin Configuration and Functions

DGG, DGV, OR DL PACKAGE (TOP VIEW)



## **Pin Functions**

| PIN |                 | 1/0 | DESCRIPTION         |
|-----|-----------------|-----|---------------------|
| NO. | NAME            | 1/0 | DESCRIPTION         |
| 1   | 1DIR            | I   | Direction pin 1     |
| 2   | 1B1             | I/O | 1B1 input or output |
| 3   | 1B2             | I/O | 1B2 input or output |
| 4   | GND             | _   | Ground pin          |
| 5   | 1B3             | I/O | 1B3 input or output |
| 6   | 1B4             | I/O | 1B4 input or output |
| 7   | V <sub>CC</sub> | _   | Power pin           |
| 8   | 1B5             | I/O | 1B5 input or output |
| 9   | 1B6             | I/O | 1B6 input or output |
| 10  | GND             | _   | Ground pin          |
| 11  | 1B7             | I/O | 1B7 input or output |
| 12  | 1B8             | I/O | 1B8 input or output |
| 13  | 2B1             | I/O | 2B1 input or output |
| 14  | 2B2             | I/O | 2B2 input or output |
| 15  | GND             | _   | Ground pin          |
| 16  | 2B3             | I/O | 2B3 input or output |
| 17  | 2B4             | I/O | 2B4 input or output |
| 18  | V <sub>CC</sub> | _   | Power pin           |

Product Folder Links: SN74LVCHR16245A



# Pin Functions (continued)

| PIN |                 |     | DECODINE            |  |
|-----|-----------------|-----|---------------------|--|
| NO. | NAME            | I/O | DESCRIPTION         |  |
| 19  | 2B5             | I/O | 2B5 input or output |  |
| 20  | 2B6             | I/O | 2B6 input or output |  |
| 21  | GND             | _   | Ground pin          |  |
| 22  | 2B7             | I/O | 2B7 input or output |  |
| 23  | 2B8             | I/O | 2B8 input or output |  |
| 24  | 2DIR            | I   | Direction pin 2     |  |
| 25  | 2 <del>OE</del> | I   | Output Enable 2     |  |
| 26  | 2A8             | I/O | 2A8 input or output |  |
| 27  | 2A7             | I/O | 2A7 input or output |  |
| 28  | GND             | _   | Ground pin          |  |
| 29  | 2A6             | I/O | 2A6 input or output |  |
| 30  | 2A5             | I/O | 2A5 input or output |  |
| 31  | V <sub>CC</sub> | _   | Power pin           |  |
| 32  | 2A4             | I/O | 2A4 input or output |  |
| 33  | 2A3             | I/O | 2A3 input or output |  |
| 34  | GND             | _   | Ground pin          |  |
| 35  | 2A2             | I/O | 2A2 input or output |  |
| 36  | 2A1             | I/O | 2A1 input or output |  |
| 37  | 1A8             | I/O | 1A8 input or output |  |
| 38  | 1A7             | I/O | 1A7 input or output |  |
| 39  | GND             | _   | Ground pin          |  |
| 40  | 1A6             | I/O | 1A6 input or output |  |
| 41  | 1A5             | I/O | 1A5 input or output |  |
| 42  | V <sub>CC</sub> | _   | Power pin           |  |
| 43  | 1A4             | I/O | 1A4 input or output |  |
| 44  | 1A3             | I/O | 1A3 input or output |  |
| 45  | GND             | _   | Ground pin          |  |
| 46  | 1A2             | I/O | 1A2 input or output |  |
| 47  | 1A1             | I/O | 1A1 input or output |  |
| 48  | 1 <del>OE</del> | 1   | Output Enable 1     |  |



GQL OR ZQL PACKAGE (TOP VIEW)



# Table 1. Pin Assignments<sup>(1)</sup> (56-Ball GQL or ZQL Package)

|   | 1    | 2   | 3               | 4               | 5   | 6               |
|---|------|-----|-----------------|-----------------|-----|-----------------|
| Α | 1DIR | NC  | NC              | NC              | NC  | 1 <del>OE</del> |
| В | 1B2  | 1B1 | GND             | GND             | 1A1 | 1A2             |
| С | 1B4  | 1B3 | V <sub>CC</sub> | V <sub>CC</sub> | 1A3 | 1A4             |
| D | 1B6  | 1B5 | GND             | GND             | 1A5 | 1A6             |
| Е | 1B8  | 1B7 |                 |                 | 1A7 | 1A8             |
| F | 2B1  | 2B2 |                 |                 | 2A2 | 2A1             |
| G | 2B3  | 2B4 | GND             | GND             | 2A4 | 2A3             |
| Н | 2B5  | 2B6 | V <sub>CC</sub> | V <sub>cc</sub> | 2A6 | 2A5             |
| J | 2B7  | 2B8 | GND             | GND             | 2A8 | 2A7             |
| K | 2DIR | NC  | NC              | NC              | NC  | 2 <del>OE</del> |

#### (1) NC - No internal connection



# Table 2. Pin Assignments<sup>(1)</sup> (54-Ball GRD or ZRD Package)

|   | 1   | 2   | 3               | 4               | 5   | 6   |
|---|-----|-----|-----------------|-----------------|-----|-----|
| Α | 1B1 | NC  | 1DIR            | 1 <del>OE</del> | NC  | 1A1 |
| В | 1B3 | 1B2 | NC              | NC              | 1A2 | 1A3 |
| С | 1B5 | 1B4 | V <sub>CC</sub> | V <sub>CC</sub> | 1A4 | 1A5 |
| D | 1B7 | 1B6 | GND             | GND             | 1A6 | 1A7 |
| E | 2B1 | 1B8 | GND             | GND             | 1A8 | 2A1 |
| F | 2B3 | 2B2 | GND             | GND             | 2A2 | 2A3 |
| G | 2B5 | 2B4 | V <sub>CC</sub> | V <sub>CC</sub> | 2A4 | 2A5 |
| н | 2B7 | 2B6 | NC              | NC              | 2A6 | 2A7 |
| J | 2B8 | NC  | 2DIR            | 2 <del>OE</del> | NC  | 2A8 |

(1) NC - No internal connection



## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                 |                                                 |                                                                                  | MIN  | MAX                   | UNIT |
|-----------------|-------------------------------------------------|----------------------------------------------------------------------------------|------|-----------------------|------|
| $V_{CC}$        | Supply voltage range                            |                                                                                  | -0.5 | 6.5                   | V    |
| VI              | Input voltage range <sup>(2)</sup>              | Input voltage range <sup>(2)</sup>                                               |      | 6.5                   | V    |
| Vo              | Voltage range applied to any output in the high | Voltage range applied to any output in the high-impedance or power-off state (2) |      | 6.5                   | V    |
| Vo              | Voltage range applied to any output in the high | n or low state <sup>(2)(3)</sup>                                                 | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub> | Input clamp current                             | V <sub>I</sub> < 0                                                               |      | -50                   | mA   |
| I <sub>OK</sub> | Output clamp current                            | V <sub>O</sub> < 0                                                               |      | -50                   | mA   |
| Io              | Continuous output current                       |                                                                                  |      | ±50                   | mA   |
|                 | Continuous current through each $V_{CC}$ or GND |                                                                                  |      | ±100                  | mA   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 Handling Ratings

|                                    |                          |                                                                               | MIN | MAX  | UNIT |
|------------------------------------|--------------------------|-------------------------------------------------------------------------------|-----|------|------|
| T <sub>stg</sub>                   | Storage temperature rang | je                                                                            | -65 | 150  | °C   |
| V <sub>(ESD)</sub> Storage tempera | Electrostatio discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | 0   | 2000 | V    |
|                                    | Electrostatic discharge  | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0   | 2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in the Recommended Operating Conditions table.



## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                    |                                    | MIN                    | MAX                    | UNIT |  |
|-----------------|------------------------------------|------------------------------------|------------------------|------------------------|------|--|
| \/              | Supply voltage                     | Operating                          | 1.65                   | 3.6                    | V    |  |
| $V_{CC}$        |                                    | Data retention only                | 1.5                    |                        | V    |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> |                        |      |  |
| $V_{IH}$        | High-level input voltage           | V <sub>CC</sub> = 2.3 V to 2.7 V   | 1.7                    |                        | V    |  |
|                 |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V   | 2                      |                        |      |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V |                        | 0.35 × V <sub>CC</sub> |      |  |
| $V_{IL}$        | Low-level input voltage            | V <sub>CC</sub> = 2.3 V to 2.7 V   |                        | 0.7                    | V    |  |
|                 |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V   |                        | 0.8                    |      |  |
| V <sub>I</sub>  | Input voltage                      |                                    | 0                      | 5.5                    | V    |  |
|                 | Output voltage                     | High or low state                  | 0                      | V <sub>CC</sub>        |      |  |
| Vo              |                                    | 3-state                            | 0                      | 5.5                    | V    |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V           |                        | -2                     |      |  |
|                 | High lavel autout average          | V <sub>CC</sub> = 2.3 V            |                        | -4                     | A    |  |
| I <sub>OH</sub> | High-level output current          | V <sub>CC</sub> = 2.7 V            |                        | -8                     | mA   |  |
|                 |                                    | V <sub>CC</sub> = 3 V              | <sub>CC</sub> = 3 V    |                        | 1    |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V           |                        | 2                      |      |  |
|                 | Lave lavel autout average          | V <sub>CC</sub> = 2.3 V            |                        | 4                      | A    |  |
| l <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 2.7 V            |                        | 8                      | mA   |  |
|                 |                                    | V <sub>CC</sub> = 3 V              |                        | 12                     |      |  |
| Δt/Δν           | Input transition rise or fall rate |                                    |                        | 10                     | ns/V |  |
| T <sub>A</sub>  | Operating free-air temperature     |                                    | -40                    | 125                    | °C   |  |

<sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs* (SCBA004).

#### 7.4 Thermal Information

|                        |                                              | S       |      |      |      |
|------------------------|----------------------------------------------|---------|------|------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DGG     | DGV  | DL   | UNIT |
|                        |                                              | 48 PINS |      |      |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 64.3    | 78.4 | 68.4 |      |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 17.6    | 30.7 | 34.7 |      |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 31.5    | 41.8 | 41.0 | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 1.1     | 3.8  | 12.3 |      |
| ΨЈВ                    | Junction-to-board characterization parameter | 31.2    | 41.3 | 40.4 |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

Product Folder Links: SN74LVCHR16245A



#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PA                             | RAMETER                  | TEST CONDITIONS                                                 |                           | V <sub>cc</sub> | MIN                   | TYP <sup>(1)</sup> MAX | UNIT |
|--------------------------------|--------------------------|-----------------------------------------------------------------|---------------------------|-----------------|-----------------------|------------------------|------|
|                                |                          | I <sub>OH</sub> = -100 μA                                       |                           | 1.65 V to 3.6 V | V <sub>CC</sub> - 0.2 |                        |      |
|                                |                          | $I_{OH} = -2 \text{ mA}$                                        |                           | 1.65 V          | 1.2                   |                        |      |
|                                |                          | 1 4 50                                                          |                           | 2.3 V           | 1.7                   |                        |      |
| V <sub>OH</sub>                |                          | $I_{OH} = -4 \text{ mA}$                                        |                           | 2.7 V           | 2.2                   |                        | V    |
|                                | $I_{OH} = -6 \text{ mA}$ |                                                                 | 3 V                       | 2.4             |                       |                        |      |
|                                | $I_{OH} = -8 \text{ mA}$ |                                                                 | 2.7 V                     | 2               |                       |                        |      |
|                                |                          | $I_{OH} = -12 \text{ mA}$                                       |                           | 3 V             | 2                     |                        |      |
|                                |                          | I <sub>OL</sub> = 100 μA                                        |                           | 1.65 V to 3.6 V |                       | 0.2                    |      |
|                                |                          | I <sub>OL</sub> = 2 mA                                          |                           | 1.65 V          |                       | 0.45                   |      |
| $V_{OL}$                       |                          |                                                                 | 2.3 V                     |                 | 0.7                   |                        |      |
|                                |                          | I <sub>OL</sub> = 4 mA                                          |                           | 2.7 V           |                       | 0.4                    | V    |
|                                |                          | $I_{OL} = 6 \text{ mA}$                                         |                           | 3 V             |                       | 0.55                   |      |
|                                | I <sub>OL</sub> = 8 mA   |                                                                 | 2.7 V                     |                 | 0.6                   |                        |      |
|                                |                          | I <sub>OL</sub> = 12 mA                                         |                           | 3 V             |                       | 0.8                    |      |
| I                              | Control inputs           | V <sub>I</sub> = 0 to 5.5 V                                     |                           | 3.6 V           |                       | ±5                     | μΑ   |
|                                |                          | V <sub>I</sub> = 0.58 V                                         |                           | 1.65 V          | 15                    |                        |      |
|                                |                          | V <sub>I</sub> = 1.07 V                                         |                           | 1.05 V          | -15                   |                        | μΑ   |
|                                |                          | V <sub>I</sub> = 0.7 V                                          |                           | 2.3 V           | 45                    |                        |      |
| I <sub>I(hold)</sub>           | A or B port              | V <sub>I</sub> = 1.7 V                                          |                           |                 | -45                   |                        |      |
|                                |                          | V <sub>I</sub> = 0.8 V                                          |                           | 2.1/            | 75                    |                        |      |
|                                |                          | V <sub>I</sub> = 2 V                                            |                           | 3 V             | -75                   |                        |      |
|                                |                          | $V_1 = 0$ to 3.6 $V^{(2)}$                                      |                           | 3.6 V           |                       | ±500                   |      |
| I <sub>off</sub>               | ·                        | $V_I$ or $V_O = 5.5 \text{ V}$                                  |                           | 0               |                       | ±10                    | μΑ   |
| I <sub>OZ</sub> <sup>(3)</sup> |                          | $V_O = 0 \text{ V or } (V_{CC} \text{ to } 5.5 \text{ V})$      |                           | 2.3 V to 3.6 V  |                       | ±5                     | μΑ   |
|                                |                          | V <sub>I</sub> = V <sub>CC</sub> or GND                         |                           | 261/            |                       | 20                     |      |
| Icc                            |                          | $3.6 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}^{(4)}$ | $I_O = 0$                 | 3.6 V           |                       | 20                     | μA   |
| Δl <sub>CC</sub>               |                          | One input at V <sub>CC</sub> – 0.6 V, Other inputs              | at V <sub>CC</sub> or GND | 2.7 V to 3.6 V  |                       | 500                    | μΑ   |
| Ci                             | Control inputs           | V <sub>I</sub> = V <sub>CC</sub> or GND                         |                           | 3.3 V           |                       | 3                      | pF   |
| C <sub>io</sub>                | A or B port              | V <sub>O</sub> = V <sub>CC</sub> or GND                         |                           | 3.3 V           |                       | 12                     | pF   |

This applies in the disabled state only.

Submit Documentation Feedback

Copyright © 1996-2014, Texas Instruments Incorporated

All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to

For the total leakage current in an I/O port, please consult the  $I_{I(hold)}$  specification for the input voltage condition  $0 \text{ V} < V_I < V_{CC}$ , and the  $I_{OZ}$  specification for the input voltage conditions  $V_I = 0 \text{ V}$  or  $V_I = V_{CC}$  to 5.5 V. The bus-hold current, at input voltages greater than  $V_{CC}$ , is negligible.



## 7.6 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = ± 0.1 | 1.8 V<br>5 V | V <sub>CC</sub> = 2<br>± 0.2 | 2.5 V<br>2 V | V <sub>CC</sub> = 3 | 2.7 V | V <sub>CC</sub> = 3<br>± 0.3 | 3.3 V<br>3 V | UNIT |
|------------------|-----------------|----------------|-------------------------|--------------|------------------------------|--------------|---------------------|-------|------------------------------|--------------|------|
|                  | (INPUT)         | (001P01)       | MIN                     | MAX          | MIN                          | MAX          | MIN                 | MAX   | MIN                          | MAX          |      |
| t <sub>pd</sub>  | A or B          | B or A         | 1                       | 12.5         | 1                            | 9.5          | 1                   | 5.7   | 1.5                          | 4.8          | ns   |
| t <sub>en</sub>  | ŌĒ              | A or B         | 1                       | 15.8         | 1                            | 12.2         | 1                   | 7.9   | 1.5                          | 6.3          | ns   |
| t <sub>dis</sub> | ŌĒ              | A or B         | 1                       | 19.2         | 1                            | 11.9         | 1                   | 8.3   | 2.2                          | 7.4          | ns   |

# 7.7 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER                     |                  | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT |  |
|-----------------|-------------------------------|------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------|--|
| 0               | Power dissipation capacitance | Outputs enabled  | f 10 MH-           | 36                             | 36                             | 39                             | ~F   |  |
| C <sub>pd</sub> | per transceiver               | Outputs disabled | f = 10 MHz         | 3                              | 3                              | 4                              | pF   |  |

# 7.8 Typical Characteristics





Copyright © 1996–2014, Texas Instruments Incorporated



#### 8 Parameter Measurement Information



| TEST                               | S1         |
|------------------------------------|------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open       |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | $V_{LOAD}$ |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND        |

| V                 | IN              | PUT                            | V                  | V                 |       | В              | V                                 |
|-------------------|-----------------|--------------------------------|--------------------|-------------------|-------|----------------|-----------------------------------|
| V <sub>CC</sub>   | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | V <sub>LOAD</sub> | CL    | R <sub>L</sub> | $V_{\!\scriptscriptstyle \Delta}$ |
| 1.8 V ± 0.15 V    | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | V <sub>CC</sub>   | 30 pF | <b>1 k</b> Ω   | 0.15 V                            |
| 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | V <sub>CC</sub>   | 30 pF | 500 Ω          | 0.15 V                            |
| 2.7 V             | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V               | 50 pF | 500 Ω          | 0.3 V                             |
| 3.3 V $\pm$ 0.3 V | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V               | 50 pF | 500 Ω          | 0.3 V                             |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms



## 9 Detailed Description

#### 9.1 Overview

This 16-bit (dual-octal) noninverting bus transceiver is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation.

The SN74LVCHR16245A device is designed for asynchronous communication between data buses. The control-function implementation minimizes external-timing requirements.

This device can be used as two 8-bit transceivers or one 16-bit transceiver. It allows data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable  $(\overline{OE})$  input can disable the device so that the buses are effectively isolated.

All outputs, which are designed to sink up to 12 mA, include equivalent  $26-\Omega$  series resistors to reduce overshoot and undershoot.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pullup or pulldown resistors with the <u>bus-hold</u> circuitry is not recommended. The bus-hold circuitry is part of the input circuit and is not disabled by  $\overline{\text{OE}}$  or DIR.

## 9.2 Functional Block Diagram



Figure 4. Logic Diagram (Positive Logic)

Product Folder Links: SN74LVCHR16245A



## 9.3 Feature Description

- · Wide operating voltage range
  - Operates from 1.65 V to 3.6 V
- Allows down voltage translation
  - Inputs accept voltages to 5.5 V
- I<sub>off</sub> feature
  - Allows voltages on the inputs and outputs when  $V_{CC}$  is 0 V
- All outputs have equivalent 26-Ω series resistors, so no external resistors are required
- · Bus hold on data inputs eliminates the need for external pullup or pulldown resistors

#### 9.4 Device Functional Modes

Table 3. Function Table<sup>(1)</sup> (Each 8-bit Section)

| CONTROL INPUTS |     | OUTPUT C      | CIRCUITS | OPERATION       |
|----------------|-----|---------------|----------|-----------------|
| ŌĒ             | DIR | A PORT B PORT |          | OPERATION       |
| L              | L   | Enabled       | Hi-Z     | B data to A bus |
| L              | Н   | Hi-Z          | Enabled  | A data to B bus |
| Н              | Χ   | Hi-Z          | Hi-Z     | Isolation       |

Product Folder Links: SN74LVCHR16245A

(1) Input circuits of the data I/Os always are active.



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

The SN74LVCHR16245A device is a 16-bit bidirectional transceiver. This device can be used as two 8-bit transceivers or one 16-bit transceiver. It allows data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable  $(\overline{OE})$  input can be used to disable the device so that the buses are effectively isolated. The device has 5.5-V tolerant inputs at any valid  $V_{CC}$  which allows the device to be used in multi-power systems and used for down translation. All outputs have equivalent 26- $\Omega$  series resistors, so no external resistors are required. The Bus Hold feature eliminates the need for external pullup or pulldown resistors on unused or floating inputs.

#### 10.2 Typical Application



Figure 5. Typical Application Schematic

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing.

Product Folder Links: SN74LVCHR16245A



## **Typical Application (continued)**

#### 10.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - Rise time and fall time specifications, see Δt/ΔV in the *Recommended Operating Conditions* table.
  - Specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in the Recommended Operating Conditions table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommend Output Conditions:
  - Load currents should not exceed 50 mA per output and 100 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.

#### 10.2.3 Application Curves



Submit Documentation Feedback

Copyright © 1996–2014, Texas Instruments Incorporated



## 11 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu F$  is recommended. If there are multiple  $V_{CC}$  pins, 0.01  $\mu F$  or 0.022  $\mu F$  is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu F$  and 1  $\mu F$  are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

## 12 Layout

#### 12.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 7 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub>, whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled.

#### 12.2 Layout Example



Figure 7. Layout Diagram

Product Folder Links: SN74LVCHR16245A



## 13 Device and Documentation Support

#### 13.1 Trademarks

Widebus is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 13.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

S Submit Documentation Feedback

Copyright © 1996–2014, Texas Instruments Incorporated





15-Apr-2017

#### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type               | Package<br>Drawing | Pins | Package<br>Qty |                                   | Lead/Ball Finish | MSL Peak Temp             | Op Temp (°C) | Device Marking                           | Samples |
|--------------------|--------|----------------------------|--------------------|------|----------------|-----------------------------------|------------------|---------------------------|--------------|------------------------------------------|---------|
| 74LVCHR162245ADLG4 | ACTIVE | SSOP                       | DL                 | 48   | 1000           | (2)<br>Green (RoHS<br>& no Sb/Br) | (6)<br>CU NIPDAU | (3)<br>Level-1-260C-UNLIM | -40 to 85    | (4/5)<br>(LVCHR162245A ~<br>LVCHR16245A) | Samples |
| 74LVCHR16245AGRG4  | ACTIVE | TSSOP                      | DGG                | 48   | 2000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        | -40 to 125   | LVCHR16245A                              | Samples |
| 74LVCHR16245ALRG4  | ACTIVE | SSOP                       | DL                 | 48   | 1000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        | -40 to 125   | (LVCHR162245A ~<br>LVCHR16245A)          | Samples |
| 74LVCHR16245AZQLR  | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQL                | 56   | 1000           | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-1-260C-UNLIM        | -40 to 125   | LR245A                                   | Samples |
| 74LVCHR16245AZRDR  | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZRD                | 54   | 1000           | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-1-260C-UNLIM        | -40 to 125   | LR245A                                   | Samples |
| SN74LVCHR162245ADL | ACTIVE | SSOP                       | DL                 | 48   | 1000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        | -40 to 85    | (LVCHR162245A ~<br>LVCHR16245A)          | Samples |
| SN74LVCHR16245AGR  | ACTIVE | TSSOP                      | DGG                | 48   | 2000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        | -40 to 125   | LVCHR16245A                              | Samples |
| SN74LVCHR16245ALR  | ACTIVE | SSOP                       | DL                 | 48   | 1000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        | -40 to 85    | (LVCHR162245A ~<br>LVCHR16245A)          | Samples |
| SN74LVCHR16245AVR  | ACTIVE | TVSOP                      | DGV                | 48   | 2000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        | -40 to 125   | LDR245A                                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



## PACKAGE OPTION ADDENDUM

15-Apr-2017

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 11-Mar-2017

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type                  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74LVCHR16245AZQLR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQL                | 56 | 1000 | 330.0                    | 16.4                     | 4.8        | 7.3        | 1.5        | 8.0        | 16.0      | Q1               |
| 74LVCHR16245AZRDR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZRD                | 54 | 1000 | 330.0                    | 16.4                     | 5.8        | 8.3        | 1.55       | 8.0        | 16.0      | Q1               |
| SN74LVCHR16245AGR | TSSOP                            | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| SN74LVCHR16245ALR | SSOP                             | DL                 | 48 | 1000 | 330.0                    | 32.4                     | 11.35      | 16.2       | 3.1        | 16.0       | 32.0      | Q1               |
| SN74LVCHR16245AVR | TVSOP                            | DGV                | 48 | 2000 | 330.0                    | 16.4                     | 7.1        | 10.2       | 1.6        | 12.0       | 16.0      | Q1               |

www.ti.com 11-Mar-2017



\*All dimensions are nominal

| All difficusions are norminal |                         |                 |      |      |             |            |             |
|-------------------------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| Device                        | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| 74LVCHR16245AZQLR             | BGA MICROSTAR<br>JUNIOR | ZQL             | 56   | 1000 | 336.6       | 336.6      | 28.6        |
| 74LVCHR16245AZRDR             | BGA MICROSTAR<br>JUNIOR | ZRD             | 54   | 1000 | 336.6       | 336.6      | 28.6        |
| SN74LVCHR16245AGR             | TSSOP                   | DGG             | 48   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVCHR16245ALR             | SSOP                    | DL              | 48   | 1000 | 367.0       | 367.0      | 55.0        |
| SN74LVCHR16245AVR             | TVSOP                   | DGV             | 48   | 2000 | 367.0       | 367.0      | 38.0        |

## DGG (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

#### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153



PLASTIC BALL GRID ARRAY



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. No metal in this area, indicates orientation.



PLASTIC BALL GRID ARRAY



NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SPRAA99 (www.ti.com/lit/spraa99).



PLASTIC BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



# ZRD (R-PBGA-N54)

# PLASTIC BALL GRID ARRAY



 $\hbox{NOTES:} \quad \hbox{A. All linear dimensions are in millimeters.}$ 

- B. This drawing is subject to change without notice.
- Falls within JEDEC MO-205 variation DD.
- D. This package is lead-free. Refer to the 54 GRD package (drawing 4204759) for tin-lead (SnPb).



# DL (R-PDSO-G48)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



## DGV (R-PDSO-G\*\*)

#### **24 PINS SHOWN**

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.