SCDS088G - APRIL 1999 - REVISED AUGUST 2003

| <ul> <li>Designed to be Used in Voltage-Limiting<br/>Applications</li> </ul>                                                             | DBQ, DGV, DW, OR PW PACKAGE<br>(TOP VIEW)                                    |
|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| <ul> <li>6.5-Ω On-State Connection Between Ports<br/>A and B</li> </ul>                                                                  | GND 1 24 GATE                                                                |
| <ul> <li>Flow-Through Pinout for Ease of Printed<br/>Circuit Board Trace Routing</li> </ul>                                              | A2 [] 3 22 ]] B2<br>A3 [] 4 21 [] B3                                         |
| • Direct Interface With GTL+ Levels                                                                                                      | A4 🛛 5 20 🗍 B4                                                               |
| <ul> <li>ESD Protection Exceeds JESD 22</li> <li>2000-V Human-Body Model (A114-A)</li> <li>1000-V Charged-Device Model (C101)</li> </ul> | A5 [] 6 19 [] B5<br>A6 [] 7 18 [] B6<br>A7 [] 8 17 [] B7<br>A8 [] 9 16 [] B8 |
| description/ordering information                                                                                                         | A9 🛛 10 🛛 15 🗋 B9                                                            |
| The SN74TVC3010 provides 11 parallel NMOS pass transistors with a common gate. The low on-state resistance of the switch allows          | A10 11 14 B10<br>A11 12 13 B11                                               |

connections to be made with minimal propagation

The device can be used as a 10-bit switch with the gates cascaded together to a reference transistor. The low-voltage side of each pass transistor is limited to a voltage set by the reference transistor. This is done to protect components with inputs that are sensitive to high-state voltage-level overshoots. (See Application Information in this data sheet.)

All of the transistors in the TVC array have the same electrical characteristics; therefore, any one of them can be used as the reference transistor. Since, within the device, the characteristics from transistor to transistor are equal, the maximum output high-state voltage ( $V_{OH}$ ) is approximately the reference voltage ( $V_{REF}$ ), with minimal deviation from one output to another. This is a large benefit of the TVC solution over discrete devices. Because the fabrication of the transistors is symmetrical, either port connection of each bit can be used as the low-voltage side, and the I/O signals are bidirectional through each FET.

| TA            | PACKAGE           | ≣†            | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |
|---------------|-------------------|---------------|--------------------------|---------------------|--|
|               | SOIC – DW         | Tube          | SN74TVC3010DW            | TVC3010             |  |
|               | 3010 - DW         | Tape and reel | SN74TVC3010DWR           | 1003010             |  |
| -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74TVC3010DBQR          | TVC3010             |  |
|               | TSSOP – PW        | Tape and reel | SN74TVC3010PWR           | TT010               |  |
|               | TVSOP – DGV       | Tape and reel | SN74TVC3010DGVR          | TT010               |  |

#### **ORDERING INFORMATION**

<sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



delay.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SCDS088G - APRIL 1999 - REVISED AUGUST 2003

#### simplified schematic



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Input voltage range, V <sub>I</sub> (see Note 1)          |               | –0.5 V to 7 V  |
|-----------------------------------------------------------|---------------|----------------|
| Input/output voltage range, VI/O (see Note 1) .           |               | –0.5 V to 7 V  |
| Continuous channel current                                |               |                |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) |               | –50 mA         |
| Package thermal impedance, $\theta_{JA}$ (see Note 2):    | : DBQ package | 61°C/W         |
|                                                           | DGV package   | 86°C/W         |
|                                                           | DW package    | 46°C/W         |
|                                                           | PW package    |                |
| Storage temperature range, T <sub>stg</sub>               |               | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and input/output negative-voltage ratings may be exceeded if the input and input/output clamp-current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions

|                  |                                | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------|-----|-----|-----|------|
| V <sub>I/O</sub> | Input/output voltage           | 0   |     | 5   | V    |
| VGATE            | GATE voltage                   | 0   |     | 5   | V    |
| IPASS            | Pass-transistor current        |     | 20  | 64  | mA   |
| Т <sub>А</sub>   | Operating free-air temperature | -40 |     | 85  | °C   |



SCDS088G - APRIL 1999 - REVISED AUGUST 2003

#### application operating conditions (see Figure 3)

|                  |                                | MIN                    | TYP | MAX  | UNIT |
|------------------|--------------------------------|------------------------|-----|------|------|
| VBIAS            | BIAS voltage                   | V <sub>REF</sub> + 0.6 | 2.1 | 5    | V    |
| VGATE            | GATE voltage                   | V <sub>REF</sub> + 0.6 | 2.1 | 5    | V    |
| VREF             | Reference voltage              | 0                      | 1.5 | 4.4  | V    |
| V <sub>DPU</sub> | Drain pullup voltage           | 2.36                   | 2.5 | 2.64 | V    |
| IPASS            | Pass-transistor current        |                        | 14  |      | mA   |
| IREF             | Reference-transistor current   |                        | 5   |      | μA   |
| Т <sub>А</sub>   | Operating free-air temperature | -40                    |     | 85   | °C   |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER            |                                                         | TEST CONDITIONS                                         | 5                                         | MIN TYP | † MAX | UNIT |
|----------------------|---------------------------------------------------------|---------------------------------------------------------|-------------------------------------------|---------|-------|------|
| VIK                  | $V_{BIAS} = 0,$                                         | l <sub>l</sub> = –18 mA                                 |                                           |         | -1.2  | V    |
| V <sub>OL</sub>      | I <sub>REF</sub> = 5 μA,<br>V <sub>DPU</sub> = 2.625 V, | V <sub>REF</sub> = 1.365 V,<br>R <sub>DPU</sub> = 150 Ω | V <sub>S</sub> = 0.175 V,<br>See Figure 1 |         | 350   | mV   |
| C <sub>i(GATE)</sub> | V <sub>I</sub> = 3 V or 0                               |                                                         |                                           | 2       | 4     | pF   |
| C <sub>io(off)</sub> | $V_{O} = 3 V \text{ or } 0$                             |                                                         |                                           |         | 4 12  | pF   |
| C <sub>io(on)</sub>  | $V_{O} = 3 V \text{ or } 0$                             |                                                         |                                           | 1       | 2 30  | pF   |
| r <sub>on</sub> ‡    | I <sub>REF</sub> = 5 μA,<br>V <sub>DPU</sub> = 2.625 V, | V <sub>REF</sub> = 1.365 V,<br>R <sub>DPU</sub> = 150 Ω | V <sub>S</sub> = 0.175 V,<br>See Figure 1 |         | 12.5  | Ω    |

<sup>†</sup> All typical values are at  $T_A = 25^{\circ}C$ .

<sup>‡</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals.

# switching characteristics over recommended operating free-air temperature range, $V_{DPU} = 2.36$ V to 2.64 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT |
|------------------|-----------------|----------------|-----|-----|------|
| <sup>t</sup> PLH | A or B          | B or A         | 0   | 4   | ns   |
| <sup>t</sup> PHL | A OF B          | BOIA           | 0   | 4   | 115  |



SCDS088G - APRIL 1999 - REVISED AUGUST 2003



#### PARAMETER MEASUREMENT INFORMATION

**TESTER CALIBRATION SETUP (see Note C)** 



### **PROPAGATION DELAY TIMES**

- NOTES: A. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
  - B. The outputs are measured one at a time with one transition per measurement.
  - C. Test procedure: tpLHREF and tpHLREF are obtained by measuring the propagation delay of a reference measuring point. tPLHDUT and tPHLDUT are obtained by measuring the propagation delay of the device under test.
  - D. tpLH = tpLHDUT tpLHREF
    E. tpHL = tpHLDUT tpHLREF

#### Figure 1. Tester Calibration Setup and Voltage Waveforms



SCDS088G - APRIL 1999 - REVISED AUGUST 2003

### **APPLICATION INFORMATION**

#### **TVC** background information

In personal computer (PC) architecture, there are industry-accepted bus standards. These standards define, among other things, the I/O voltage levels at which the bus communicates. Examples include the GTL+ host bus, the AGP graphics port, and the PCI local bus. In new designs, the system components must communicate with existing bus infrastructure. Providing an evolutionary upgrade path is important in the design of PC architecture, but the existing bus standards must be preserved.

To achieve the ever-present need for smaller, faster, lighter devices that draw less power, yet have faster performance, most new high-performance digital integrated circuits are being designed and produced with advanced submicron semiconductor process technologies. These devices have thin gate-oxide or short channel lengths and very low absolute-maximum voltages that can be tolerated at the inputs/outputs (I/Os) without causing damage. In many cases, the I/Os of these devices are not tolerant of the high-state voltage levels on the preexisting buses with which they must communicate. Therefore, it became necessary to protect the I/Os of devices by limiting the I/O voltages.

The Texas Instruments (TI) translation voltage-clamp (TVC) family was designed specifically for protecting sensitive I/Os (see Figure 2). The information in this data sheet describes the I/O-protection application of the TVC family and should enable the design engineer to successfully implement an I/O-protection circuit utilizing the TI TVC solution.



Figure 2. Thin Gate-Oxide Protection Application



SCDS088G - APRIL 1999 - REVISED AUGUST 2003

### **APPLICATION INFORMATION**

#### **TVC** voltage-limiting application

For the voltage-limiting configuration, the common GATE input must be connected to one side (A or B) of any one of the transistors (see Figure 3). This connection determines the  $V_{BIAS}$  input of the reference transistor. The  $V_{BIAS}$  input is connected through a pullup resistor (typically,  $200 k\Omega$ ) to the  $V_{DD}$  supply. A filter capacitor on  $V_{BIAS}$  is recommended. The opposite side of the reference transistor is used as the reference voltage ( $V_{REF}$ ) connection. The  $V_{REF}$  input must be less than  $V_{DDREF} - 1 V$  to bias the reference transistor into conduction. The reference transistor regulates the gate voltage ( $V_{GATE}$ ) of all the pass transistors.  $V_{GATE}$  is determined by the characteristic gate-to-source voltage difference ( $V_{GS}$ ) because  $V_{GATE} = V_{REF} + V_{GS}$ . The low-voltage side of the pass transistors has a high-level voltage limited to a maximum of  $V_{GATE} - V_{GS}$ , or  $V_{REF}$ .



<sup>†</sup>V<sub>REF</sub> and V<sub>BIAS</sub> can be applied to any one of the pass transistors. GATE must be connected externally to V<sub>BIAS</sub>.

**Figure 3. Typical Application Circuit** 



SCDS088G - APRIL 1999 - REVISED AUGUST 2003

#### **APPLICATION INFORMATION**

#### electrical characteristics

The electrical characteristics of the NMOS transistors used in the TVC devices are illustrated by TI SPICE simulations. Figure 4 shows the test configuration for the TI SPICE simulations. The results, shown in Figures 5 and 6, show the current through a pass transistor versus the voltage at the source for different reference voltages. The plots of the dc characteristics clearly reveal that the device clamps at the desired reference voltage for the varying device environments.

Figure 5 shows the V-I characteristics, with low reference voltages and a reference-transistor drain-supply voltage of 3.3 V. To further investigate the spread of the V-I characteristic curves,  $V_{REF}$  was held at 2.5 V and  $I_{REF}$  was increased by raising  $V_{DDREF}$  (see Figure 6). The result was a tighter grouping of the V-I curves.



Figure 4. TI SPICE Simulation Schematic and Voltage-Node Names



SCDS088G - APRIL 1999 - REVISED AUGUST 2003



#### **APPLICATION INFORMATION**

Figure 5. Electrical Characteristics at Low V<sub>REF</sub> Voltages



SCDS088G - APRIL 1999 - REVISED AUGUST 2003







SCDS088G - APRIL 1999 - REVISED AUGUST 2003

#### **APPLICATION INFORMATION**

#### features and benefits

The TVC family has several features that benefit a system designer when implementing a sensitive-I/O-protection solution. Table 1 lists these features and their associated benefits.

| FEATURES                                             | BENEFITS                                                       |
|------------------------------------------------------|----------------------------------------------------------------|
| Any FET can be used as the reference transistor.     | Ease of layout                                                 |
| All FETs on one die, tight process control           | Very low spread of V <sub>O</sub> relative to V <sub>REF</sub> |
| No active control logic (passive device)             | No logic power supply (V <sub>CC</sub> ) required              |
| Flow-through pinout                                  | Ease of trace routing                                          |
| Devices offered in different bit-widths and packages | Optimizes design and cost effectiveness                        |
| Designer flexibility with VREF input                 | Allows migration to lower-voltage I/Os without board redesign  |

#### Table 1. Features and Benefits

#### conclusion

The TI TVC family provides the designer with a solution for protection of circuits with I/Os that are sensitive to high-state voltage-level overshoots. The flexibility of TVC enables a low-voltage migration path for advanced designs to align with industry standards.

#### frequently asked questions (FAQ)

- 1. Q: Can any of the transistors in the array be used as the reference transistor?
  - A: Yes, any transistor can be used as long as its V<sub>BIAS</sub> pin is connected to the GATE pin.
- 2. Q: In the recommended operating conditions table of the data sheet, the typical  $V_{BIAS}$  is 3.3 V. Should  $V_{BIAS}$  be equal to or greater than  $V_{REF}$  on the reference transistor?
  - A: V<sub>BIAS</sub> is a variable that is determined by V<sub>REF</sub>. V<sub>BIAS</sub> is connected to V<sub>DD</sub> through a resistor to allow the bias voltage to be controlled by V<sub>REF</sub>. V<sub>DD</sub> can be as high as 5.5 V. V<sub>REF</sub> needs to be at least 1 V less than V<sub>DDREF</sub> on the reference transistor.
- 3. Q: Do both A and B ports have 5-V I/O tolerance or is 5-V I/O tolerance provided only on the low-voltage side?
  - A: Both ports are 5-V tolerant.





10-Jun-2014

### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| SN74TVC3010DBQR   | ACTIVE | SSOP         | DBQ                | 24   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TVC3010                 | Samples |
| SN74TVC3010DBQRG4 | ACTIVE | SSOP         | DBQ                | 24   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TVC3010                 | Samples |
| SN74TVC3010DGVR   | ACTIVE | TVSOP        | DGV                | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | TT010                   | Samples |
| SN74TVC3010DGVRG4 | ACTIVE | TVSOP        | DGV                | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | TT010                   | Samples |
| SN74TVC3010DW     | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | TVC3010                 | Samples |
| SN74TVC3010DWR    | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | TVC3010                 | Samples |
| SN74TVC3010PW     | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | TT010                   | Samples |
| SN74TVC3010PWG4   | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | TT010                   | Samples |
| SN74TVC3010PWR    | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | TT010                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)



#### www.ti.com

### PACKAGE OPTION ADDENDUM

10-Jun-2014

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

#### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

Texas Instruments





TAPE AND REEL INFORMATION

\*All dimensions are nominal

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| Device          |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74TVC3010DBQR | SSOP  | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74TVC3010DGVR | TVSOP | DGV                | 24 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74TVC3010DWR  | SOIC  | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74TVC3010PWR  | TSSOP | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

16-Aug-2012



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74TVC3010DBQR | SSOP         | DBQ             | 24   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74TVC3010DGVR | TVSOP        | DGV             | 24   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74TVC3010DWR  | SOIC         | DW              | 24   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74TVC3010PWR  | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |

### **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

#### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AD.



DBQ (R-PDSO-G24)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.

D. Falls within JEDEC MO-137 variation AE.





NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



PW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
 B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



### LAND PATTERN DATA



NOTES: Α. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated