











SN74TVC3306

SCDS112D -MARCH 2001-REVISED DECEMBER 2014

# SN74TVC3306 Dual Voltage Clamp

#### **Features**

- Designed to Be Used in Voltage-Limiting Applications
- 3.5-Ω On-State Connection Between Ports A and B
- Flow-Through Pinout for Ease of Printed Circuit **Board Trace Routing**
- Direct Interface With GTL+ Levels
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model
  - 200-V Machine Model
  - 1000-V Charged-Device Model

## **Applications**

- Voltage Level Translation
- Signal Switching
- **Bus Isolation**

# 3 Description

The SN74TVC3306 device provides three parallel NMOS pass transistors with a common unbuffered gate. The low on-state resistance of the switch allows connections to be made with minimal propagation delay.

The device can be used as a dual switch, with the gates cascaded together to a reference transistor. The low-voltage side of each pass transistor is limited to a voltage set by the reference transistor. This is done to protect components with inputs that are sensitive to high-state voltage-level overshoots.

#### Device Information<sup>(1)</sup>

| PART NUMBER | ER PACKAGE BODY SIZE (N |                   |  |  |
|-------------|-------------------------|-------------------|--|--|
| CN74TVC220C | SM8 (8)                 | 3.00 mm x 2.80 mm |  |  |
| SN74TVC3306 | US8 (8)                 | 2.30 mm x 2.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Simplified Schematic**



The SN74TVC3306 device has bidirectional capability across many voltage levels. The voltage levels documented in this data sheet are examples.



# **Table of Contents**

| 1 Features                       |                                       | 6                         |
|----------------------------------|---------------------------------------|---------------------------|
| 2 Applications                   | 1 8 Parameter Measurement Information | 6                         |
| 3 Description                    |                                       | 7                         |
| 4 Simplified Schematic           | 1 9.1 Overview                        | 7                         |
| 5 Revision History               | 0.0 E (' IDI ID'                      | 7                         |
| 6 Pin Configuration and Function | ons 3 9.3 Feature Description         |                           |
| 7.1 Absolute Maximum Ratings     | 9.4 Device Functional Modes           | 8 10 10 10 10 10 10 10 10 |

# 5 Revision History

# Changes from Revision C (March 2002) to Revision D

Page

| • | Added Applications, Device Information table, Pin Functions table, Handling Ratings table, Thermal Information table, Typical Characteristics, Feature Description section, Device Functional Modes, Application and |     |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|   | Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.                                | . 1 |
| • | Deleted Ordering Information table.                                                                                                                                                                                  | . 1 |
| • | Changed the R <sub>ON</sub> parameter in the <i>Electrical Characersitics</i> table.                                                                                                                                 | . 5 |



# 6 Pin Configuration and Functions



#### **Pin Functions**

| P    | IN  | TYPE | DESCRIPTION                                                                                                |
|------|-----|------|------------------------------------------------------------------------------------------------------------|
| NAME | NO. | TIPE | DESCRIPTION                                                                                                |
| A1   | 2   | I/O  | I/O of gate 1                                                                                              |
| A2   | 3   | I/O  | I/O of gate 1                                                                                              |
| A3   | 4   | I/O  | I/O of gate 1                                                                                              |
| B1   | 5   | I/O  | I/O of gate 2                                                                                              |
| B2   | 6   | I/O  | I/O of gate 2                                                                                              |
| B3   | 7   | I/O  | I/O of gate 2                                                                                              |
| GATE | 8   | I    | Gate pin. Set high to enable the switches. Connect to B1 (V <sub>BIAS</sub> ) for translation application. |
| GND  | 1   | _    | Ground                                                                                                     |



# 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                           |                    | MIN  | MAX | UNIT |
|------------------|-------------------------------------------|--------------------|------|-----|------|
| VI               | Input voltage range (2)                   |                    | -0.5 | 7   | V    |
| V <sub>I/O</sub> | Input/output voltage range <sup>(2)</sup> |                    | -0.5 | 7   | V    |
|                  | Continuous channel current                |                    |      | 128 | mA   |
| I <sub>IK</sub>  | Input clamp current                       | V <sub>I</sub> < 0 |      | -50 | mA   |
| T <sub>stg</sub> | Storage temperature range                 |                    | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |                         |                                                                               | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | 2500  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 2000  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

|                   |                                | MIN | MAX | UNIT |
|-------------------|--------------------------------|-----|-----|------|
| V <sub>I/O</sub>  | Input/output voltage           | 0   | 5   | V    |
| $V_{GATE}$        | GATE voltage                   | 0   | 5   | V    |
| I <sub>PASS</sub> | Pass transistor current        |     | 64  | mA   |
| T <sub>A</sub>    | Operating free-air temperature | -40 | 85  | °C   |

#### 7.4 Thermal Information

|                               |                                        | SN74T  | VC3306 |      |
|-------------------------------|----------------------------------------|--------|--------|------|
| THERMAL METRIC <sup>(1)</sup> |                                        | DCT    | DCU    | UNIT |
|                               |                                        | 8 PINS | 8 PINS |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance | 220    | 227    | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> The input and input/output negative-voltage ratings may be exceeded if the input and input/output clamp-current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER            |                            | TEST CONDITIO          | NS                        | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|----------------------|----------------------------|------------------------|---------------------------|-----|--------------------|------|------|
| V <sub>IK</sub>      | I <sub>I</sub> = -18 mA,   | V <sub>GATE</sub> = 0  |                           |     |                    | -1.2 | V    |
| I <sub>IH</sub>      | $V_{I} = 5 V,$             | $V_{GATE} = 0$         |                           |     |                    | 5    | μΑ   |
| C <sub>i(GATE)</sub> | V <sub>I</sub> = 3 V or 0  |                        |                           |     | 11                 |      | рF   |
| C <sub>io(off)</sub> | $V_0 = 3 \text{ V or } 0,$ | $V_{GATE} = 0$         |                           |     | 4                  | 6    | рF   |
| C <sub>io(on)</sub>  | $V_0 = 3 \text{ V or } 0,$ | $V_{GATE} = 3 V$       |                           |     | 10.5               | 12.5 | рF   |
|                      |                            |                        | $V_{GATE} = 4.5 V$        |     | 3.5                | 5.5  |      |
|                      | $V_I = 0$ ,                | $I_O = 64 \text{ mA}$  | $V_{GATE} = 3 V$          |     | 4.7                | 7    |      |
| R <sub>on</sub> (2)  |                            |                        | $V_{GATE} = 2.3 V$        |     | 6.3                | 9.5  | Ω    |
|                      | V <sub>I</sub> = 2.4 V,    | I <sub>O</sub> = 15 mA | V <sub>GATE</sub> = 4.5 V |     | 4.8                | 7.5  |      |
|                      | $V_{I} = 1.8 V,$           | $I_O = 15 \text{ mA}$  | V <sub>GATE</sub> = 4.5 V |     | 4.5                | 5    |      |

<sup>(1)</sup> All typical values are at  $T_A = 25$ °C.

#### 7.6 Switching Characteristics (AC, $V_{GATE} = 3.3 \text{ V}$ , Translating Down)

over recommended operating free-air temperature range,  $V_{GATE} = 3.3 \text{ V}$ ,  $V_{IH} = 3.3 \text{ V}$ ,  $V_{IL} = 0$ , and  $V_{M} = 1.15 \text{ V}$  (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM     | то       | C <sub>L</sub> = 5 | 0 pF | C <sub>L</sub> = 3 | 0 pF | C <sub>L</sub> = 1 | 5 pF | UNIT |
|------------------|----------|----------|--------------------|------|--------------------|------|--------------------|------|------|
|                  | (INPUT)  | (OUTPUT) | MIN                | MAX  | MIN                | MAX  | MIN                | MAX  | UNIT |
| t <sub>PLH</sub> | A - :: D | D or A   | 0                  | 8.0  | 0                  | 0.6  | 0                  | 0.3  | 20   |
| t <sub>PHL</sub> | A or B   | B or A   | 0                  | 1.2  | 0                  | 1    | 0                  | 0.5  | ns   |

# 7.7 Switching Characteristics (AC, V<sub>GATE</sub> = 2.5 V, Translating Down)

over recommended operating free-air temperature range,  $V_{GATE} = 2.5 \text{ V}$ ,  $V_{IH} = 2.5 \text{ V}$ ,  $V_{IL} = 0$ , and  $V_{M} = 0.75 \text{ V}$  (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM    | то       | C <sub>L</sub> = 5 | 0 pF | C <sub>L</sub> = 3 | 0 pF | C <sub>L</sub> = 1 | 5 pF | UNIT |
|------------------|---------|----------|--------------------|------|--------------------|------|--------------------|------|------|
|                  | (INPUT) | (OUTPUT) | MIN                | MAX  | MIN                | MAX  | MIN                | MAX  | UNIT |
| t <sub>PLH</sub> | A or B  | D or A   | 0                  | 1    | 0                  | 0.7  | 0                  | 0.4  | 20   |
| t <sub>PHL</sub> |         | B or A   | 0                  | 1.3  | 0                  | 1    | 0                  | 0.6  | ns   |

# 7.8 Switching Characteristics (AC, $V_{GATE} = 3.3 \text{ V}$ , Translating Up)

over recommended operating free-air temperature range,  $V_{GATE} = 3.3 \text{ V}$ ,  $V_{IH} = 2.3 \text{ V}$ ,  $V_{IL} = 0$ ,  $V_{T} = 3.3 \text{ V}$ ,  $V_{M} = 1.15 \text{ V}$ , and  $R_{L} = 300 \Omega$  (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM     | то       | C <sub>L</sub> = 5 | 0 pF | C <sub>L</sub> = 3 | 0 pF | C <sub>L</sub> = 1 | 5 pF | UNIT |
|------------------|----------|----------|--------------------|------|--------------------|------|--------------------|------|------|
|                  | (INPUT)  | (OUTPUT) | MIN                | MAX  | MIN                | MAX  | MIN                | MAX  | UNIT |
| t <sub>PLH</sub> | A - :: D | B or A   | 0                  | 0.9  | 0                  | 0.6  | 0                  | 0.4  | 20   |
| t <sub>PHL</sub> | A or B   | D UI A   | 0                  | 1.4  | 0                  | 1.1  | 0                  | 0.7  | ns   |

#### 7.9 Switching Characteristics (AC, $V_{GATE} = 2.5 \text{ V}$ , Translating Up)

over recommended operating free-air temperature range,  $V_{GATE} = 2.5 \text{ V}$ ,  $V_{IH} = 1.5 \text{ V}$ ,  $V_{IL} = 0$ ,  $V_{T} = 2.5 \text{ V}$ ,  $V_{M} = 0.75 \text{ V}$ , and  $R_{L} = 300 \Omega$  (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM    | то       | C <sub>L</sub> = 50 pF |     | C <sub>L</sub> = 30 pF |     | C <sub>L</sub> = 15 pF |     | UNIT |
|------------------|---------|----------|------------------------|-----|------------------------|-----|------------------------|-----|------|
| PARAMETER        | (INPUT) | (OUTPUT) | MIN                    | MAX | MIN                    | MAX | MIN                    | MAX | UNIT |
| t <sub>PLH</sub> | A or D  | D or A   | 0                      | 1   | 0                      | 0.6 | 0                      | 0.4 |      |
| t <sub>PHL</sub> | A or B  | B or A   | 0                      | 1.3 | 0                      | 1.3 | 0                      | 0.8 | ns   |

<sup>(2)</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals.

# TEXAS INSTRUMENTS

# 7.10 Typical Characteristics



## 8 Parameter Measurement Information



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$  10 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_f \leq$  2 ns.

C. The outputs are measured one at a time, with one transition per measurement.

Figure 2. Load Circuit for Outputs



# 9 Detailed Description

#### 9.1 Overview

The SN74TVC3306 device provides three parallel NMOS pass transistors with a common unbuffered gate. The low on-state resistance of the switch allows connections to be made with minimal propagation delay.

The device can be used as a dual switch, with the gates cascaded together to a reference transistor. The low-voltage side of each pass transistor is limited to a voltage set by the reference transistor. This is done to protect components with inputs that are sensitive to high-state voltage-level overshoots.

#### 9.2 Functional Block Diagram



The SN74TVC3306 device has bidirectional capability across many voltage levels. The voltage levels documented in this data sheet are examples.

#### 9.3 Feature Description

#### 9.3.1 Voltage Clamping

The internal NMOS transistors allow the SN74TVC3306 device to act as a voltage clamp and be configured as a voltage level translator. See *Application and Implementation*.

#### 9.4 Device Functional Modes

#### 9.4.1 Voltage Clamping

Whenever the signal on the inputs on the side with  $V_{REF}$  goes higher than  $V_{REF}$ , the voltage clamps on the opposite side to the value of  $V_{DPU}$  due to the pullup resistors. In this case, the voltage is translating up. See *Application and Implementation*.

#### 9.4.2 Voltage Passing

Whenever the signal on the inputs on the VREF side is lower than VREF, the signal will pass to the other side as intended. In this case, the low pulse is staying low (no translation). See *Application and Implementation*.

Product Folder Links: SN74TVC3306



## 10 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

Because of the voltage-clamping mechanism, the SN74TVC3306 device performs best as a level translator for signals that have sharp edges (as opposed to analog audio signals).

#### 10.2 Typical Application



V<sub>REF</sub> and V<sub>BIAS</sub> can be applied to any one of the pass transistors. GATE must be connected externally to V<sub>BIAS</sub>

Figure 3. Typical Application Circuit



# **Typical Application (continued)**

#### 10.2.1 Design Requirements

#### 10.2.1.1 Application Operating Conditions

#### **Application Operating Conditions (See Figure 3)**

| Approximent operating containents (coo inguitor) |                                |                        |                    |      |      |  |  |  |  |
|--------------------------------------------------|--------------------------------|------------------------|--------------------|------|------|--|--|--|--|
|                                                  |                                | MIN                    | TYP <sup>(1)</sup> | MAX  | UNIT |  |  |  |  |
| $V_{BIAS}$                                       | BIAS voltage                   | V <sub>REF</sub> + 0.6 | 2.1                | 5    | V    |  |  |  |  |
| $V_{GATE}$                                       | GATE voltage                   | V <sub>REF</sub> + 0.6 | 2.1                | 5    | V    |  |  |  |  |
| $V_{REF}$                                        | Reference voltage              | 0                      | 1.5                | 4.4  | V    |  |  |  |  |
| $V_{DPU}$                                        | Drain pullup voltage           | 2.36                   | 2.5                | 2.64 | V    |  |  |  |  |
| I <sub>PASS</sub>                                | Pass-transistor current        |                        | 14                 |      | mA   |  |  |  |  |
| I <sub>REF</sub>                                 | Reference-transistor current   |                        | 5                  |      | μΑ   |  |  |  |  |
| T <sub>A</sub>                                   | Operating free-air temperature | -40                    |                    | 85   | °C   |  |  |  |  |
|                                                  |                                |                        |                    |      |      |  |  |  |  |

<sup>(1)</sup> All typical values are at  $T_A = 25$ °C.

#### 10.2.2 Detailed Design Procedure

For the clamping configuration, the common GATE input must be connected to one side (An or Bn) of any one of the pass transistors, making that the  $V_{BIAS}$  connection of the reference transistor and the opposite side (Bn or An) the  $V_{REF}$  connection. When  $V_{BIAS}$  is connected through a 200-k $\Omega$  resistor to a 3-V to 5.5-V  $V_{CC}$  supply and  $V_{REF}$  is set to 0 V to  $V_{CC}$  – 0.6 V, the output of each switch has a maximum clamp voltage equal to  $V_{REF}$ . A filter capacitor on  $V_{BIAS}$  is recommended.

# 10.2.3 Application Curves





# 11 Power Supply Recommendations

A 200-k $\Omega$  resistor is recommended from the input to  $V_{CC}$  when the device is being used as a voltage clamp. A filter capacitor is recommended on B1 as well.

## 12 Layout

#### 12.1 Layout Guidelines

If used, the filter capacitor should be placed as close to the input of the device as possible.

#### 12.2 Layout Example



Figure 5. Layout example for voltage-clamp configuration

# 13 Device and Documentation Support

#### 13.1 Trademarks

All trademarks are the property of their respective owners.

#### 13.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





21-Apr-2017

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------|
| SN74TVC3306DCTR   | ACTIVE | SM8          | DCT                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | FA6<br>(S ~ Y)          | Samples |
| SN74TVC3306DCTRE4 | ACTIVE | SM8          | DCT                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | FA6<br>(S ~ Y)          | Samples |
| SN74TVC3306DCUR   | ACTIVE | VSSOP        | DCU                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN    | Level-1-260C-UNLIM | -40 to 85    | (FA6P ~ FA6S)           | Samples |
| SN74TVC3306DCURE4 | ACTIVE | VSSOP        | DCU                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | FA6S                    | Samples |
| SN74TVC3306DCURG4 | ACTIVE | VSSOP        | DCU                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | FA6S                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL. Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

21-Apr-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74TVC3306DCTR   | SM8             | DCT                | 8 | 3000 | 180.0                    | 13.0                     | 3.35       | 4.5        | 1.55       | 4.0        | 12.0      | Q3               |
| SN74TVC3306DCUR   | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74TVC3306DCURG4 | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |

www.ti.com 3-Aug-2017



#### \*All dimensions are nominal

| 7 till difficitionation direction in direction |              |                 |      |      |             |            |             |
|------------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74TVC3306DCTR                                | SM8          | DCT             | 8    | 3000 | 182.0       | 182.0      | 20.0        |
| SN74TVC3306DCUR                                | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74TVC3306DCURG4                              | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |

# DCU (R-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN)



NOTES:

- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-187 variation CA.



DCU (S-PDSO-G8)

PLASTIC SMALL OUTLINE PACKAGE (DIE DOWN)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# DCT (R-PDSO-G8)

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- D. Falls within JEDEC MO-187 variation DA.

# DCT (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.