

# **DisplayPort 1:2 Switch With Integrated TMDS Translator**

#### **FEATURES**

- One Input Port to One of Two Output Ports
- Integrated TMDS Level Translator with Receiver Equalization
- DP Port Supports Data Rates up to 2.7 Gbps
- DP Port Supports Dual-Mode DisplayPort
- DP Port Output Waveform Mimics Input Waveform Characteristics
- TMDS Port Supports Data Rates up to 2.5 Gbps
- Integrated I<sup>2</sup>C Logic Block for DVI/HDMI Connector Recognition
- Enhanced ESD:

- 12 kV on all High Speed Pins
- 8 kV on all Auxiliary and I<sup>2</sup>C Pins
- Enhanced Commercial Temperature Range: 0°C to 85°C
- 56 Pin 8 × 8 QFN Package

#### **APPLICATIONS**

- Personal Computer Market
  - Desktop PC
  - Notebook PC
  - Docking Station
  - Standalone Video Card

#### **DESCRIPTION**

The SN75DP122 is a one Dual-Mode DisplayPort input to one Dual-Mode DisplayPort output or one TMDS output. The TMDS output has a built in level translator compliant with Digital Video Interface (DVI) 1.0 and High Definition Multimedia Interface (HDMI) 1.3b. The DisplayPort output follows the input signal in a manner that provides the highest level of signal integrity while supporting the EMI benefits of spread spectrum clocking. Through the SN75DP122 data rates of up to 2.7 Gbps through each link for a total throughput of up to 10.8 Gbps can be realized.

In addition to the switching of the DisplayPort high speed signal lines, the SN75DP122 also supports the switching of the bidirectional auxiliary (AUX), Hot Plug Detect (HPD), and Cable Adapter Detect (CAD) channels. The Auxiliary differential pair supports Dual-Mode DisplayPort operation through the DisplayPort port. Through the TMDS port the auxiliary port is configured as an I<sup>2</sup>C port with an integrated I<sup>2</sup>C repeater.

The SN75DP122 is characterized for operation over ambient air temperature of 0°C to 85°C.

#### TYPICAL APPLICATION





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **DATA FLOW BLOCK DIAGRAM**









## **TERMINAL FUNCTIONS**

| TERMINAL                                     |                           |     | D-COODIN-1011                                                                            |  |  |
|----------------------------------------------|---------------------------|-----|------------------------------------------------------------------------------------------|--|--|
| NAME                                         | NO.                       | 1/0 | DESCRIPTION                                                                              |  |  |
| MAIN LINK INPUT F                            | PINS                      |     |                                                                                          |  |  |
| ML_IN 0                                      | 3, 4                      | ı   | DisplayPort main link channel 0 differential input                                       |  |  |
| ML_IN 1                                      | 6, 7                      | ı   | DisplayPort main link channel 1 differential input                                       |  |  |
| ML_IN 2                                      | 9, 10                     | ı   | DisplayPort main link channel 2 differential input                                       |  |  |
| ML_IN 3                                      | 12, 13                    | ı   | DisplayPort main link channel 3 differential input                                       |  |  |
| MAIN LINK PORT A                             | OUTPUT PINS               |     |                                                                                          |  |  |
| DP_SINK 0                                    | 56, 55                    | 0   | DisplayPort main link port a channel 0 differential output                               |  |  |
| DP_SINK 1                                    | 53, 52                    | 0   | DisplayPort main link port a channel 1 differential output                               |  |  |
| DP_SINK 2                                    | 50, 49                    | 0   | DisplayPort main link port a channel 2 differential output                               |  |  |
| DP_SINK 3                                    | 47, 46                    | 0   | DisplayPort main link port a channel 3 differential output                               |  |  |
| MAIN LINK PORT B                             | OUTPUT PINS               |     |                                                                                          |  |  |
| TMDS_SINK 2                                  | 25, 24                    | 0   | TMDS data 2 differential output                                                          |  |  |
| TMDS_SINK 1                                  | 22, 21                    | 0   | TMDS data 1 differential output                                                          |  |  |
| TMDS_SINK 0                                  | 19, 18                    | 0   | TMDS data 0 differential output                                                          |  |  |
| TMDS_SINK CLK                                | 16, 15                    | 0   | TMDS data clock differential output                                                      |  |  |
| HOT PLUG DETECT                              | T PINS                    |     |                                                                                          |  |  |
| HPD                                          | 37                        | 0   | Hot plug detect output to the displayport source                                         |  |  |
| DP_HPD_SINK                                  | 40                        | I   | DisplayPort port hot plug detect input                                                   |  |  |
| TMDS_HPD_SINK                                | 32                        | I   | TMDS port hot plug detect input                                                          |  |  |
| AUXILIARY DATA F                             | PINS                      | •   |                                                                                          |  |  |
| AUX_I <sup>2</sup> C                         | 36, 35                    | I/O | Source side bidirectional displayport auxiliary data line                                |  |  |
| AUX_SINK                                     | 45, 43                    | I/O | DisplayPort port bidirectional displayport auxiliary data line                           |  |  |
| I <sup>2</sup> C_SCL<br>I <sup>2</sup> C_SDA | 29,<br>28                 | I/O | TMDS port bidirectional ddc data lines                                                   |  |  |
| CABLE ADAPTER I                              | DETECT PINS               |     |                                                                                          |  |  |
| CAD                                          | 39                        | 0   | Cable adapter detect output to the displayport source                                    |  |  |
| CAD_SINK                                     | 41                        | I   | DisplayPort cable adapter detect input                                                   |  |  |
| CONTROL PINS                                 |                           |     |                                                                                          |  |  |
| ΙP                                           | 30                        | ı   | Low power select bar                                                                     |  |  |
| Priority                                     | 33                        | I   | Output port priority selection                                                           |  |  |
| DPVadj                                       | 1                         | I   | DisplayPort main link output gain adjustment                                             |  |  |
| VSadj                                        | 26                        | I   | TMDS compliant voltage swing control                                                     |  |  |
| I <sup>2</sup> C_EN                          | 31                        | I   | Internal I <sup>2</sup> C register enable, used for HDMI / DVI connector differentiation |  |  |
| SUPPLY and GROU                              | IND PINS                  |     |                                                                                          |  |  |
| VDD                                          | 2, 8, 34, 48, 54          |     | 5-V supply                                                                               |  |  |
| VDD <sup>*1</sup>                            | 38                        |     | HPD/CAD supply                                                                           |  |  |
| VCC                                          | 14, 17, 23                |     | 3.3-V supply                                                                             |  |  |
| GND                                          | 5, 11, 20, 27, 42, 44, 51 |     | Ground                                                                                   |  |  |



#### Table 1. Control Pin Lookup Table

| SIGNAL              | LEVEL <sup>(1)</sup> | STATE                      | DESCRIPTION                                                                                                                                        |
|---------------------|----------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Н                    | Normal Mode                | Normal operational mode for device                                                                                                                 |
| <u>LP</u>           | L                    | Low Power Mode             | Device is forced into a low power state causing the outputs to go to a high impedance state. All other inputs are ignored                          |
| Priority            | Н                    | TMDS Port has<br>Priority  | If both DP_HPD_SINK and TMDS_HPD_SINK are high, the TMDS port is selected                                                                          |
|                     | L                    | DP Port has Priority       | If both DP_HPD_SINK and TMDS_HPD_SINK are high, the DP port is selected                                                                            |
| I <sup>2</sup> C EN | Н                    | HDMI                       | The Internal I <sup>2</sup> C register is active and readable when the TMDS port is selected indicating that the connector being used is HDMI      |
| I-C_EIN             | L                    | DVI                        | The Internal I <sup>2</sup> C register is disabled and not readable when the TMDS port is selected indicating that the connector being used is DVI |
|                     | 4.53 kΩ              | Increased Gain             | Main link displayport output has an increased voltage swing                                                                                        |
| DP <sub>Vadj</sub>  | 6.49 kΩ              | Nominal Gain               | Main link displayport output has a nominal voltage swing                                                                                           |
|                     | 10 kΩ                | Decreased Gain             | Main link displayport output has a decreased voltage swing                                                                                         |
| VS <sub>adj</sub>   | 5.11 kΩ              | Compliant Voltage<br>Swing | Driver output voltage swing precision control to aid with system compliance                                                                        |

(1) (H) Logic High; (L) Logic Low

Explanation of the internal switching logic of the SN75DP122 is located in the application section at the end of this data sheet.

#### ORDERING INFORMATION(1)

| PART NUMBER   | PART MARKING | PACKAGE                 |
|---------------|--------------|-------------------------|
| SN75DP122RTQR | 75DP122      | 56-pin QFN Reel (large) |
| SN75DP122RTQT | 75DP122      | 56-pin QFN Reel (small) |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                                     |                                     |                                    | VALUE                 | UNIT    |
|-------------------------------------|-------------------------------------|------------------------------------|-----------------------|---------|
| Supply voltage range <sup>(2)</sup> | $V_{DD}, V_{DD}^{*1}$               |                                    | -0.3 to 5.25          | V       |
| Supply voltage range                | V <sub>CC</sub>                     |                                    | -0.3 to 3.6           | V       |
|                                     | Main Link I/O (ML_IN x, DP_SIN      | (x) Differential Voltage           | 1.5                   | V       |
| Voltage range                       | TMDS I/O                            |                                    | -0.3 to 4             | V       |
|                                     | HPD and CAD I/O                     | -0.3 to 5.25                       | V                     |         |
|                                     | Auxiliary I/O                       | -0.3 to 5.25                       | V                     |         |
|                                     | Control I/O                         | -0.3 to 5.25                       | V                     |         |
|                                     | Human body model <sup>(3)</sup>     | Auxiliary and I <sup>2</sup> C I/O | ±8000                 | V       |
| Floatroatatio disaborgo             | numan body moder                    | All other pins                     | ±12000                | v       |
| Electrostatic discharge             | Charged-device model <sup>(3)</sup> |                                    | ±1000                 | V       |
|                                     | Machine model <sup>(4)</sup>        |                                    | ±200                  | V       |
| Continuous power dissipa            | ation                               |                                    | See Dissipation Ratin | g Table |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Copyright © 2008, Texas Instruments Incorporated

<sup>(2)</sup> All voltage values, except differential voltages, are with respect to network ground terminal.

<sup>(3)</sup> Tested in accordance with JEDEC Standard 22, Test Method A114-B

<sup>(4)</sup> Tested in accordance with JEDEC Standard 22, Test Method A115-A



## **DISSIPATION RATINGS**

| PACKAGE           | PACKAGE PCB JEDEC STANDARD |         | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|-------------------|----------------------------|---------|---------------------------------------------------------------|---------------------------------------|
| 56-Pin QFN (RTQ)  | Low-K                      | 3623 mW | 36.23 mW/°C                                                   | 1449 mW                               |
| 56-PIII QFN (KTQ) | High-K                     | 1109 mW | 11.03 mW/°C                                                   | 443.9 mW                              |

<sup>(1)</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

## THERMAL CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                        | TEST CONDITIONS                                                                                                                                                                                        | MIN | TYP   | MAX <sup>(1)</sup> | UNIT |
|-------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------------------|------|
| $R_{\theta JB}$   | Junction-to-board thermal resistance             | 4x4 Thermal vias under powerpad                                                                                                                                                                        |     | 11.03 |                    | °C/W |
| $R_{\theta JC}$   | Junction-to-case thermal resistance              |                                                                                                                                                                                                        |     | 20.4  |                    | C/W  |
| P <sub>D(1)</sub> | Device power dissipation<br>DisplayPort selected | $\overline{\text{LP}}$ = 5 V, ML: V <sub>ID</sub> = 600 mV, 2.7 Gbps PRBS;<br>AUX: V <sub>ID</sub> = 500 mV, 1 Mbps PRBS;<br>HPD/CAD = 5 V; V <sub>DD</sub> *1 = V <sub>DD</sub>                       |     | 250   | 305                | mW   |
| P <sub>D(2)</sub> | Device power dissipation TMDS selected           | $\overline{\text{LP}}$ = 5 V, ML: V <sub>ID</sub> = 500 mV, 2.5 Gbps PRBS;<br>I <sup>2</sup> C: V <sub>ID</sub> = 3.3 V, 100 Kbps PRBS; HPD/CAD = 5 V; V <sub>DD</sub> <sup>-1</sup> = V <sub>DD</sub> |     | 270   | 420                | mW   |
| P <sub>SD</sub>   | Device power dissipation under low power         | $\overline{\text{LP}}$ = 0 V, ML: V <sub>ID</sub> = 600 mV, 2.7 Gbps PRBS;<br>AUX: V <sub>ID</sub> = 500 mV, 1 Mbps PRBS; HPD/CAD = 5 V; V <sub>DD</sub> <sup>1</sup> = V <sub>DD</sub>                |     | 75    | 85                 | μW   |

<sup>(1)</sup> The maximum rating is simulated under 5.25 V VDD.

## RECOMMENDED OPERATING CONDITIONS

|                     |                                         | MIN  | NOM | MAX  | UNIT |
|---------------------|-----------------------------------------|------|-----|------|------|
| $V_{DD}$            | Supply voltage                          | 4.5  | 5   | 5.25 | V    |
| $V_{DD}^{*1}$       | HPD and CAD output reference voltage    | 1.62 |     | 5.25 | V    |
| V <sub>CC</sub>     | Supply voltage                          | 3    | 3.3 | 3.6  | V    |
| T <sub>A</sub>      | Operating free-air temperature          | 0    |     | 85   | °C   |
| MAIN LI             | NK DIFFERENTIAL PINS                    |      |     |      |      |
| $V_{\text{ID}}$     | Peak-to-peak input differential voltage | 0.15 |     | 1.40 | V    |
| d <sub>R</sub>      | Data rate                               |      |     | 2.7  | Gbps |
| R <sub>t</sub>      | Termination resistance                  | 45   | 50  | 55   | Ω    |
| V <sub>Oterm</sub>  | Output termination voltage              | 0    |     | 2    | V    |
| TMDS D              | IFFERENTIAL OUTPUT PINS                 |      |     |      |      |
| AV <sub>CC</sub>    | TMDS output termination voltage         | 3    | 3.3 | 3.6  | V    |
| d <sub>R</sub>      | Data rate                               |      |     | 2.5  | Gbps |
| R <sub>t</sub>      | Termination resistance                  | 45   | 50  | 55   | Ω    |
| AUXILIA             | RY AND I <sup>2</sup> C PINS            |      |     |      |      |
| VI                  | Input voltage                           | 0    |     | 5.25 | V    |
| d <sub>R(AUX)</sub> | Auxiliary data rate                     |      |     | 1    | MHz  |
| d <sub>R(I2C)</sub> | I <sup>2</sup> C data rate              |      |     | 100  | kHz  |
|                     | AD, AND CONTROL PINS                    |      |     |      |      |
| $V_{IH}$            | High-level input voltage                | 2    |     | 5.25 | V    |
| $V_{IL}$            | Low-level input voltage                 | 0    |     | 0.8  | V    |



#### **DEVICE POWER**

The SN75DP122 is designed to operate off of two supply voltages. The DisplayPort port and the digital logic run off of the 5V supply voltage. The TMDS level translator is powered off of the 3.3V supply.

## **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER        | TEST CONDITIONS                                                                                                    | MIN | TYP | MAX  | UNIT |
|--------------------|------------------|--------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| $I_{DD}$           |                  | $LP = 5 \text{ V}, \text{ V}_{DD}^{*1} = \text{V}_{DD}, \text{ Priority} = 0 \text{ V}$                            |     | 60  | 65   |      |
| I <sub>CC</sub>    | Supply current   | ML: $V_{ID}$ = 600 mV, 2.7 Gbps PRBS<br>AUX: $V_{ID}$ = 500 mV, 1 Mbps PRBS<br>DP/TMDS_HPD_SINK and CAD_SINK = 5 V |     | 0.1 | 0.25 | mA   |
| I <sub>DD(2)</sub> |                  | $LP = 5 \text{ V}, \text{ V}_{DD}^{*1} = \text{V}_{DD}, \text{ Priority} = 1 \text{ V}$                            |     | 2   | 4    |      |
| I <sub>CC(2)</sub> | Supply current   | ML: $V_{ID}$ = 500 mV, 2.5 Gbps PRBS<br>AUX: $V_{I}$ = 2 V, 100 kHz<br>DP/TMDS_HPD_SINK and CAD_SINK = 5 V         |     | 80  | 110  | mA   |
| I <sub>DD</sub> *1 | Supply current   | $V_{DD}^{*1} = 5.25 \text{ V}$                                                                                     |     | 0.1 | 4    | mA   |
| I <sub>SD</sub>    | Shutdown current | $\overline{LP} = 0 \; V$                                                                                           |     | 1   | 16   | μΑ   |

#### HOT PLUG AND CABLE ADAPTER DETECT

The SN75DP122 is designed to support the switching of the Hot Plug Detect and Cable adapter Detect signals. The SN75DP122 has a built in level shifter for the HPD and CAD outputs. The output voltage level of the HPD and CAD pins is defined by the voltage level of the  $V_{DD}^{*1}$  pin.

When the DisplayPort port is selected, the state of CAD\_SINK is propagated to the CAD output pin. If the TMDS port is selected, the CAD output pin stays HIGH as long as that port is selected.

Explanation of HPD and the internal logic of the SN75DP122 is located in the application section at the end of the data sheet.

#### **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                 | TEST CONDITIONS                                                | MIN  | TYP MAX | UNIT |
|--------------------|---------------------------|----------------------------------------------------------------|------|---------|------|
| $V_{OH5}$          | High-level output voltage | $I_{OH} = -100 \ \mu A, \qquad V_{DD}^{\ \star 1} = 5 \ V$     | 4.5  | 5       | V    |
| $V_{OH3.3}$        | High-level output voltage | $I_{OH} = -100 \ \mu A, \qquad V_{DD}^{\ \ 1} = 3.3 \ V$       | 3    | 3.3     | V    |
| $V_{OH2.5}$        | High-level output voltage | $I_{OH} = -100 \ \mu A, \qquad V_{DD}^{\ \ \star 1} = 2.5 \ V$ | 2.25 | 2.5     | V    |
| V <sub>OH1.8</sub> | High-level output voltage | $I_{OH} = -100 \mu A, V_{DD}^{*1} = 1.8 \text{ V}$             | 1.62 | 1.8     | V    |
| $V_{OL}$           | Low-level output voltage  | $I_{OH} = 100 \mu A,$                                          | 0    | 0.4     | V    |
| I <sub>H</sub>     | High-level input current  | $V_{IH} = 2.0 \text{ V}, \qquad V_{DD} = 5.25 \text{ V}$       | -10  | 10      | μΑ   |
| IL                 | Low-level input current   | $V_{IL} = 0.8 \text{ V}, \qquad V_{DD} = 5.25 \text{ V}$       | -10  | 10      | μΑ   |

## **SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                 | TEST CONDITIONS             | MIN | TYP | MAX | UNIT |
|----------------------|-------------------------------------------|-----------------------------|-----|-----|-----|------|
| t <sub>PD(CAD)</sub> | Propagation delay                         | $V_{DD}^{*1} = 5 \text{ V}$ | 5   |     | 30  | ns   |
| t <sub>PD(HPD)</sub> | Propagation delay                         | $V_{DD}^{*1} = 5 \text{ V}$ | 30  |     | 110 | ns   |
| t <sub>T1(HPD)</sub> | HPD logic switch pause time               | $V_{DD}^{*1} = 5 \text{ V}$ | 2   |     | 4.7 | ms   |
| t <sub>T2(HPD)</sub> | HPD logic switch time                     | $V_{DD}^{*1} = 5 \text{ V}$ | 170 |     | 400 | ms   |
| t <sub>M(HPD)</sub>  | Minimum output pulse duration             | $V_{DD}^{*1} = 5 \text{ V}$ | 100 |     |     | ns   |
| t <sub>Z(HPD)</sub>  | Low power to high-level propagation delay | $V_{DD}^{*1} = 5 \text{ V}$ | 30  | 50  | 110 | ns   |

Copyright © 2008, Texas Instruments Incorporated





Figure 1. HPD Test Circuit





Figure 2. HPD Timing Diagram #1







Figure 3. HPD Timing Diagram #2



Figure 4. HPD Timing Diagram #3



# **DisplayPort Auxiliary Pins**

The SN75DP122 is designed to support the bidirectional auxiliary signals through the DisplayPort port in both a differential (DisplayPort) mode and an I<sup>2</sup>C (DVI, HDMI) mode. The performance of the Auxiliary bus is optimized based on the status of the CAD\_SINK pin.

## **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                        | PARAMETER                                | TEST CONDITIONS                                                                       | MIN        | TYP | MAX | UNIT |
|------------------------|------------------------------------------|---------------------------------------------------------------------------------------|------------|-----|-----|------|
| V <sub>Pass1</sub>     | Maximum passthrough voltage (CAD=1)      | $V_{DD} = 4.5 \text{ V}, V_{I} = 5 \text{ V}, I_{O} = 100 \mu\text{A}$                | 2.4        |     | 3.6 | V    |
| loz                    | Output current from unselected output    | $V_{DD} = 5.25 \text{ V}, V_{O} = 0 \text{ V to } 3.6 \text{ V}, V_{I} = 0 \text{ V}$ | <b>-</b> 5 |     | 5   | μΑ   |
| C <sub>IO(off)</sub>   | I/O capacitance when in low power        | DC bias = 1 V, AC = 1.4 $V_{p-p}$ , F = 100 kHz, CAD = High                           |            | 9   | 12  | pF   |
| C <sub>IO(on)</sub>    | I/O capacitance when in normal operation | DC bias = 1 V, AC = 1.4 $V_{p-p}$ , F = 100 kHz, CAD = Low                            |            | 18  | 25  | pF   |
| r <sub>ON(C0)</sub>    | On resistance                            | $V_{DD}$ = 4.5 V, $V_{I}$ = 0 V or 3.6 V, $I_{O}$ = 5 mA, CAD = Low                   |            | 5   | 10  | Ω    |
| $\Delta r_{\text{ON}}$ | On resistance                            | $V_{DD}$ = 4.5 V, $V_{I}$ = 0 V or 2 V, $I_{O}$ = 5 mA, CAD = Low                     |            | 1   | 5   | Ω    |
| r <sub>ON(C1)</sub>    | On resistance                            | $V_{DD}$ = 4.5 V, $V_{I}$ = 0.4 V , $I_{O}$ = 3 mA , CAD = High                       |            | 10  | 18  | Ω    |

#### SWITCHING CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                         | PARAMETER                           | TEST CONDITIONS                                                       | MIN | TYP | MAX | UNIT |
|-------------------------|-------------------------------------|-----------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>sk(AUX)</sub>    | Intra-pair skew                     | $V_{ID} = 400 \text{ mV}, V_{IC} = 2 \text{ V}$                       |     | 40  | 80  | ps   |
| I <sub>L(AUX)</sub>     | Single Line Insertion Loss          | V <sub>ID</sub> = 500 mV, V <sub>IC</sub> = 2 V, F = 1 MHz, CAD = Low |     |     | 0.4 | dB   |
| t <sub>PLH(AUXC0)</sub> | Propagation delay time, low to high | CAD = Low, F = 1 MHz                                                  |     |     | 3   | ns   |
| t <sub>PHL(AUXC0)</sub> | Propagation delay time, high to low | CAD = Low, F = 1 MHz                                                  |     |     | 3   | ns   |
| t <sub>PLH(AUXC1)</sub> | Propagation delay time, low to high | CAD = High, F = 100 kHz                                               |     |     | 3   | ns   |
| t <sub>PHL(AUXC1)</sub> | Propagation delay time, high to low | CAD = High, F = 100 kHz                                               |     |     | 3   | ns   |



Figure 5. Auxiliary Channel Test Circuit (CAD = LOW)



Figure 6. Auxiliary Channel Test Circuit (CAD = HIGH)

10





Figure 7. Auxiliary Channel Skew Measurement



Figure 8. Auxiliary Channel Delay Measurement (CAD = LOW)



Figure 9. Auxiliary Channel Delay Measurement (CAD = HIGH)

# **DisplayPort Link Pins**

The SN75DP122 is designed to support DisplayPort's high speed differential main link through the DisplayPort port. The main link I/O of the SN75DP122 are designed to track the magnitude and frequency characteristics of the input waveform and replicate them on the output. A feature has also been incorporated in the SN75DP122 to increase the either increase of decrease the output amplitude via the resistor connected between the DPVADJ pin and ground.

Copyright © 2008, Texas Instruments Incorporated



#### **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                     | TEST CONDITIONS                                 | MIN | TYP        | MAX | UNIT |
|---------------------|-----------------------------------------------|-------------------------------------------------|-----|------------|-----|------|
| $\Delta V_{I/O(2)}$ |                                               | $V_{ID}$ = 200 mV, $DPV_{adj}$ = 6.5 k $\Omega$ | 0   | 30         | 60  | mV   |
| $\Delta V_{I/O(3)}$ | Difference between input and output) voltages | $V_{ID}$ = 300 mV, $DPV_{adj}$ = 6.5 k $\Omega$ | -24 | 11         | 36  | mV   |
| $\Delta V_{I/O(4)}$ | $(V_{OD} - V_{ID})$                           | $V_{ID}$ = 400 mV, $DPV_{adj}$ = 6.5 k $\Omega$ | -45 | -15        | 15  | mV   |
| $\Delta V_{I/O(6)}$ |                                               | $V_{ID}$ = 600 mV, $DPV_{adj}$ = 6.5 k $\Omega$ | -87 | <b>–47</b> | -22 | mV   |
| R <sub>INT</sub>    | Input termination impedance                   |                                                 | 45  | 50         | 55  | Ω    |
| V <sub>Iterm</sub>  | Input termination voltage                     |                                                 | 0   |            | 2   | V    |

## **SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                        | PARAMETER                           | TEST CONDITIONS                                              | MIN | TYP | MAX | UNIT |
|------------------------|-------------------------------------|--------------------------------------------------------------|-----|-----|-----|------|
| t <sub>R/F(DP)</sub>   | Output edge rate (20%–80%)          | Input edge rate = 80 ps (20%-80%)                            |     | 115 | 160 | ps   |
| t <sub>PD</sub>        | Propagation delay time              | F= 1 MHz, V <sub>ID</sub> = 400 mV                           |     | 227 |     | ps   |
| t <sub>SK(1)</sub>     | Intra-pair skew                     | F= 1 MHz, V <sub>ID</sub> = 400 mV                           |     |     | 20  | ps   |
| t <sub>SK(2)</sub>     | Inter-pair skew                     | F= 1 MHz, V <sub>ID</sub> = 400 mV                           |     |     | 40  | ps   |
| t <sub>DPJIT(PP)</sub> | Peak-to-peak output residual jitter | $d_R = 2.7 \text{ Gbps}, V_{ID} = 400 \text{ mV}, PRBS 27-1$ |     | 25  | 35  | ps   |



Figure 10. Main Link Test Circuit



Figure 11. Main Link  $\Delta V_{\text{VO}}$  and Edge Rate Measurements





Figure 12. Main Link Delay Measurements



Figure 13. Main Link Skew Measurements

## TMDS I<sup>2</sup>C Pins

When the TMDS port is selected the SN75DP122 utilizes an I<sup>2</sup>C repeater. The repeater is designed to isolate the parasitic effects of the system in order to aid with system level compliance.

In addition to the I<sup>2</sup>C repeater, the SN75DP122 also supports the connector detection I<sup>2</sup>C register. This register is enabled via the I<sup>2</sup>C\_EN pin. When active an internal memory register is readable via the AUX\_I<sup>2</sup>C I/O. The functionality of this register block is described in the application section

#### **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER         | TEST CONDITIONS           | MIN                                             | TYP | MAX | UNIT |    |
|-----------------------|-------------------|---------------------------|-------------------------------------------------|-----|-----|------|----|
| IL                    | Low input current |                           | $V_{CC} = 3.6 \text{ V}, V_{I} = 0 \text{ V}$   |     |     | 10   | μΑ |
| I <sub>lkg(AUX)</sub> | Input leakage     | AUX_I <sup>2</sup> C pins | $V_{CC} = 3.6 \text{ V}, V_{I} = 3.6 \text{ V}$ | -10 |     | 10   | μΑ |

Copyright © 2008, Texas Instruments Incorporated



# **ELECTRICAL CHARACTERISTICS (continued)**

over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                | TEST CONDITIONS               | MIN                                                  | TYP  | MAX | UNIT |    |
|-----------------------|--------------------------|-------------------------------|------------------------------------------------------|------|-----|------|----|
| C <sub>IO(AUX)</sub>  | Input/output capacitance | AUX_I <sup>2</sup> C pins     | DC bias = 1 V, AC = 1.4 $V_{p-p}$ , f = 100 kHz      |      |     | 15   | pF |
| V <sub>IH(AUX)</sub>  | High-level input voltage | AUX_I <sup>2</sup> C pins     |                                                      | 1.6  |     |      | V  |
| $V_{IL(AUX)}$         | Low-level input voltage  | AUX_I <sup>2</sup> C pins     |                                                      | -0.2 |     | 0.4  | V  |
| $V_{OL(AUX)}$         | Low-level output voltage | AUX_I <sup>2</sup> C pins     | $I_O = 4 \text{ mA}$                                 | 0.5  |     | 0.6  | V  |
| I <sub>lkg(I2C)</sub> | Input leakage current    | I <sup>2</sup> C SDA/SCL pins | $V_{CC} = 3.6 \text{ V}, V_{I} = 4.95 \text{ V}$     | -10  |     | 10   | μΑ |
| C <sub>IO(I2C)</sub>  | Input/output capacitance | I <sup>2</sup> C SDA/SCL pins | DC bias = 2.5 V,<br>AC = 3.5 $V_{p-p}$ , f = 100 kHz |      |     | 15   | pF |
| V <sub>IH(I2C)</sub>  | High-level input voltage | I <sup>2</sup> C SDA/SCL pins |                                                      | 2.1  |     |      | V  |
| V <sub>IL(I2C)</sub>  | Low-level input voltage  | I <sup>2</sup> C SDA/SCL pins |                                                      | -0.2 |     | 1.5  | V  |
| V <sub>OL(I2C)</sub>  | Low-level output voltage | I <sup>2</sup> C SDA/SCL pins | IO = 4 mA                                            |      |     | 0.2  | V  |

# **SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                              | TEST CONDITIONS | MIN | TYP MAX | UNIT |
|--------------------|--------------------------------------------------------|-----------------|-----|---------|------|
| t <sub>PLH1</sub>  | Propagation delay time, low to high                    | Source to sink  | 204 | 459     | ns   |
| t <sub>PHL1</sub>  | Propagation delay time, high to low                    | Source to sink  | 35  | 140     | ns   |
| t <sub>PLH2</sub>  | Propagation delay time, low to high                    | Sink to source  | 80  | 251     | ns   |
| t <sub>PHL2</sub>  | Propagation delay time, high to low                    | Sink to source  | 35  | 200     | ns   |
| t <sub>f1</sub>    | Output signal fall time                                | Sink side       | 20  | 72      | ns   |
| t <sub>f2</sub>    | Output signal fall time                                | Source side     | 20  | 72      | ns   |
| $f_{SCL}$          | SCL clock frequency for internal register              | Source side     |     | 100     | kHz  |
| t <sub>W(L)</sub>  | Clock LOW period for I <sup>2</sup> C register         | Source side     | 4.7 |         | μs   |
| t <sub>W(H)</sub>  | Clock HIGH period for internal register                | Source side     | 4.0 |         | μs   |
| t <sub>SU1</sub>   | Internal register setup time, SDA to SCL               | Source side     | 250 |         | ns   |
| t <sub>h(1)</sub>  | Internal register hold time, SCL to SDA                | Source side     | 0   |         | μs   |
| T <sub>(buf)</sub> | Internal register bus free time between STOP and START | Source side     | 4.7 |         | μs   |
| t <sub>su(2)</sub> | Internal register setup time, SCL to START             | Source side     | 4.7 |         | μs   |
| t <sub>h(2)</sub>  | Internal register hold time, START to SCL              | Source side     | 4.0 |         | μs   |
| t <sub>su(3)</sub> | Internal register hold time, SCL to STOP               | Source side     | 4.0 |         | μs   |



Figure 14. Source Side Test Circuit (AUX\_I<sup>2</sup>C)





Figure 15. Sink Side Test Circuit (SCL, SDA)



Figure 16. Source Side Output AC Measurements



Figure 17. Sink Side Output AC Measurements





Figure 18. Sink Side Output AC Measurements Continued

#### TMDS MAIN LINK PINS

The TMDS port of the SN75DP122 is designed to be compliant with the Digital Video Interface (DVI) 1.0 and High Definition Multimedia Interface (HDMI) 1.3 specifications. The differential output voltage swing can be fine tuned with the VSadj resistor.

#### **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                              | TEST CONDITIONS                                            | MIN       | TYP MAX   | UNIT |
|---------------------|------------------------------------------------------------------------|------------------------------------------------------------|-----------|-----------|------|
| V <sub>OH</sub>     | Single-ended HIGH level output voltage                                 |                                                            | AVCC -10  | AVCC+10   | mV   |
| $V_{OL}$            | Single-ended LOW level output voltage                                  |                                                            | AVCC -600 | AVCC -400 | mV   |
| V <sub>SWING</sub>  | Single-ended output voltage swing                                      | AVCC = 3.3 V, $R_T$ = 50 $\Omega$                          | 400       | 600       | mV   |
| V <sub>OC(SS)</sub> | Change in steady-state common-mode output voltage between logic states | 7, 100 - 0.0 1, 11 - 00 12                                 | -5        | 5         | mV   |
| V <sub>OD(PP)</sub> | Peak-to-Peak output differential voltage                               |                                                            | 800       | 1200      | mV   |
| V <sub>(O)SBY</sub> | Single-ended standby output voltage                                    | AVCC = 3.3 V, $R_T$ = 50 $\Omega$ , DP Port Selected       | AVCC -10  | AVCC+10   | mV   |
| I <sub>(O)OFF</sub> | Single-ended power down output current                                 | 0 V ≤ VCC ≤ 1.5 V ,<br>AVCC = 3.3 V, R <sub>T</sub> = 50 Ω | -10       | 10        | μΑ   |
| los                 | Short circuit output current                                           | VID = 500 mV                                               | -15       | 15        | mA   |

#### **SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                 | TEST CONDITIONS                                   | MIN | TYP | MAX | UNIT |
|-----------------------|-------------------------------------------|---------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>      | Propagation delay time                    |                                                   | 250 | 480 | 600 | ps   |
| t <sub>PHL</sub>      | Propagation delay time                    |                                                   | 250 | 400 | 800 | ps   |
| $t_R$                 | Rise time                                 |                                                   | 60  | 90  | 140 | ps   |
| t <sub>F</sub>        | Fall time                                 | AVCC = 3.3 V, $R_T$ = 50 $\Omega$ , $f$ = 1 MHz   | 60  | 90  | 140 | ps   |
| t <sub>SK(P)</sub>    | Pulse skew                                |                                                   |     | 8   | 15  | ps   |
| t <sub>SK(D)</sub>    | Intra-pair skew                           |                                                   |     | 20  | 40  | ps   |
| t <sub>SK(O)</sub>    | Inter-pair skew                           |                                                   |     | 20  | 65  | ps   |
| t <sub>JITD(PP)</sub> | Peak-to-peak output residual data jitter  | AVCC = 3.3 V, $R_T$ = 50 $\Omega$ , dR = 2.5 Gbps |     | 20  | 50  | ps   |
| $t_{\text{JITC(PP)}}$ | Peak-to-peak output residual clock jitter | AVCC = 3.3 V, $R_T$ = 50 $\Omega$ , f = 250 MHz   |     | 10  | 30  | ps   |

Submit Documentation Feedback

Copyright © 2008, Texas Instruments Incorporated





Figure 19. TMDS Main Link Test Circuit



Figure 20. TMDS Main Link Timing Measurements



Figure 21. TMDS Main Link Common Mode Measurements





- (1) The FR4 trace between TTP1 and TTP2 is designed to emulate 8" of FR4, a connector, and another 8" of FR4.
- (2) All Jitter is measured at a BER of  $10^{-12}$
- (3) Residual jitter reflects the total jitter measured at TTP4 minus the jitter measured at TTP1
- (4) AVCC = 3.3 V
- (5)  $R_T = 50 \Omega$

Figure 22. TMDS Jitter Measurements



Figure 23. TMDS Main Link Short Circuit Output Circuit



## **TYPICAL CHARACTERISTICS**







#### INPUT/OUTPUT VOLTAGE vs SUPPLY VOLTAGE



Figure 25.

# POWER DISSIPATION



 TMDS power dissipation in this graph includes 132 mW of power supplied by the AVCC termination.

Figure 27.



2.5G

3G

# **TYPICAL CHARACTERISTICS (continued)**



#### TMDS OUTPUT DIFFERENTIAL VOLTAGE





#### APPLICATION INFORMATION

#### SWITCHING LOGIC

The Switching logic of the SN75DP122 is tied to the state of the HPD pins as well as the LP and priority pins. When both HPD\_A and HPD\_B input pins are LOW, the SN75DP122 enters the low power state. In this state the outputs are high impedance. When either HPD\_A or HPD\_B goes high, the device enters the normal operational state and the port associated with the HPD pin that went high is selected. If both HPD\_A and HPD\_B are HIGH, the port selection is determined by the state of the priority pin.

In order to ease the transitioning from one output port to the other output port the SN75DP122 forces the HPD output pin LOW for an extended duration. This forced Low is designed to mimic an unplug event for the transmitting device. This should allow for a smooth transition from one port to another. This forced LOW timer can be bypassed by pulsing the LP pin LOW for a short duration and then returning to HIGH. When the LP pin if driven LOW the device enters a low power state and the internal logic block is reset.

# I<sup>2</sup>C INTERFACE NOTES

The I<sup>2</sup>C interface can be used to access the internal memory of the SN75DP122. I<sup>2</sup>C is a two-wire serial interface developed by Philips Semiconductor (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pull-up structures. When the bus is *idle*, both SDA and SCL lines are pulled high. All the I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C bus through open drain I/O pins, SDA and SCL. A *master* device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A *slave* device receives and/or transmits data on the bus under control of the master device. The SN75DP122 works as a slave and supports the standard mode transfer (100 kbps) and fast mode transfer (400 kbps) as defined in the I<sup>2</sup>C-Bus Specification.

The basic I<sup>2</sup>C start and stop access cycles are shown in Figure 31.

The basic access cycle consists of the following:

- A start condition
- A slave address cycle
- Any number of data cycles
- · A stop condition



Figure 31. I<sup>2</sup>C Start and Stop Conditions

# GENERAL I<sup>2</sup>C PROTOCOL

- The master initiates data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in Figure 31. All I<sup>2</sup>C-compatible devices should recognize a start condition.
- The master then generates the SCL pulses and transmits the 7-bit address and the read/write direction bit R/W on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see Figure 32). All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an acknowledge (see Figure 33) by pulling the SDA line low during the entire high period of the ninth SCL cycle. On detecting this acknowledge, the master knows that a

Copyright © 2008, Texas Instruments Incorporated



communication link with a slave has been established.

- The master generates further SCL cycles to either transmit data to the slave (R/W bit 0) or receive data from the slave (R/W bit 1). In either case, the receiver needs to acknowledge the data sent by the transmitter. So an acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. The 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary (see Figure 34).
- To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low
  to high while the SCL line is high (see Figure 31). This releases the bus and stops the communication link
  with the addressed slave. All I<sup>2</sup>C compatible devices must recognize the stop condition. Upon the receipt of a
  stop condition, all devices know that the bus is released, and they wait for a start condition followed by a
  matching address.



Figure 32. I<sup>2</sup>C Bit Transfer



Figure 33. I<sup>2</sup>C Acknowledge



Figure 34. I<sup>2</sup>C Address and Data Cycles

During a read cycle, the slave receiver acknowledges the initial address byte if it decodes the address as its



address. Following this initial acknowledge by the slave, the master device becomes a receiver and acknowledges data bytes sent by the slave. When the master has received all of the requested data bytes from the slave, the not acknowledge (A) condition is initiated by the master by keeping the SDA signal high just before it asserts the stop (P) condition. This sequence terminates a read cycle as shown in Figure 35 and Figure 36. See Example – Reading from the SN75DP122 section for more information.



Figure 35. I<sup>2</sup>C Read Cycle



Figure 36. Multiple Byte Read Transfer

#### **Slave Address**

Both SDA and SCL must be connected to a positive supply voltage via a pull-up resistor. These resistors should comply with the  $I^2C$  specification that ranges from 2 k $\Omega$  to 19 k $\Omega$ . When the bus is free, both lines are high. The address byte is the first byte received following the START condition from the master device. The 7-bit address is factory preset to 1000000. Table 2 lists the calls that the SN75DP122 responds to.

Table 2. SN75DP122 Slave Address

|                | FIXED ADDRESS |       |       |       |       |       |                |  |  |  |
|----------------|---------------|-------|-------|-------|-------|-------|----------------|--|--|--|
| Bit 7<br>(MSB) | Bit 6         | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0<br>(R/W) |  |  |  |
| 1              | 0             | 0     | 0     | 0     | 0     | 0     | 1              |  |  |  |

#### Sink Port Selection Register and Source Plug-In Status Register Description (Sub-Address)

The SN75DP122 operates using a multiple byte transfer protocol similar to Figure 36. The internal memory of the SN75DP122 contains the phrase *DP-HDMI ADAPTOR<EOT>* converted to ASCII characters. The internal memory address registers and the value of each can be found in Table 3.

During a read cycle, the SN75DP122 sends the data in its selected sub-address in a single transfer to the master device requesting the information. See the **Example – Reading from the SN75DP122** section of this document for the proper procedure on reading from the SN75DP122.

Table 3. SN75DP122 Sink Port and Source Plug-In Status Registers Selection

| Address | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F | 0x10 |
|---------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Data    | 44   | 50   | 2D   | 48   | 44   | 4D   | 49   | 20   | 41   | 44   | 41   | 50   | 54   | 4F   | 52   | 04   | FF   |

Copyright © 2008, Texas Instruments Incorporated



#### **EXAMPLE – READING FROM THE SN75DP122**

The read operation consists of several steps. The I<sup>2</sup>C master begins the communication with the transmission of the start sequence followed by the slave address of the SN75DP122. The SN75DP122 acknowledges its presence to the master and begin to transmit the contents of the memory registers. After each byte is transferred the SN75DP122 waits for either an acknowledge (ACK) or a not-acknowledge (NACK) from the master. If an ACK is received, the next byte of data is transmitted. If a NACK is received the data transmission sequence is expected to end and the master should send the stop command.

The SN75DP122 continues to send data as long as the master continues to acknowledge each byte transmission. If an ACK is received after the transmission of byte 0x0F, the SN75DP122 transmits byte 0x10 and continue to transmit byte 0x10 for all further ACK's until a NACK is received.

#### SN75DP122 Read Phase:

| Step 1                                    | 0    | 1    |      |      |      |      |      |      |
|-------------------------------------------|------|------|------|------|------|------|------|------|
| I <sup>2</sup> C Start (Master)           | S    |      |      |      |      |      |      |      |
| Step 2                                    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| I <sup>2</sup> C General Address (Master) | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 1    |
| Step 3                                    | 9    | 1    |      |      |      |      |      |      |
| I <sup>2</sup> C Acknowledge (Slave)      | А    |      |      |      |      |      |      |      |
| Step 10                                   | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| I <sup>2</sup> C Read Data (Slave)        | Data |

Where Data is determined by the logic values contained in the Sink port register

| Step 11                                   | 9 |
|-------------------------------------------|---|
| I <sup>2</sup> C Not-Acknowledge (Master) | X |

Where X is either an A (Acknowledge) or  $\overline{A}$  (Not-Acknowledge) An A causes the pointer to increment and step 10 is repeated

An  $\overline{A}$  causes the slave to stop transmitting and proceed to step 12

| Step 12                        | 0 |
|--------------------------------|---|
| I <sup>2</sup> C Stop (Master) | Р |

#### **SWITCHING LOGIC**

The switching logic of the SN75DP122 is tied to the state of the HPD input pins as well as the priority pin and low power pin. When both HPD\_A and HPD\_B input pins are LOW, the SN75DP122 enters the low power state. In this state the outputs are high impedance, and the device is shutdown to optimize power conservation. When either HPD\_A or HPD\_B goes high, the device enters the normal operational state, and the port associated with the HPD pin that went high is selected. If both HPD\_A and HPD\_B are HIGH, the port selection is determined by the state of the priority pin.

Several key factors were taken into consideration with this digital logic implementation of channel selection as well as HPD repeating. This logic has been divided into the following four scenarios.

- 1. Low power state to active state. There are two possible cases for this scenario depending on the state of the low power pin:
  - Case one: In this case both HPD inputs are initially LOW and the low power pin is also LOW. In this initial state the device is in a low power mode. Once one of the HPD inputs goes to a HIGH state, the device remains in the low power mode with both the main link and auxiliary I/O in a high impedance state. However, the port associated with the HPD input that went HIGH is still selected and the HPD output to the source is enabled and follows the logic state of the input HPD (see Figure 37). The state of the Priority pin has no effect in this scenario as only one HPD input port is active.





Figure 37.

Case two: In this case both HPD inputs are initially LOW and the low power pin is HIGH. In this initial state the device is in a low power mode. Once one of the HPD inputs goes to a HIGH state, the device comes out of the low power mode and enters active mode enabling the main link and auxiliary I/O. The port associated with the HPD input that went HIGH is selected and the HPD output to the source is enabled and follows the logic state of the input HPD (see Figure 38). This is specified as t<sub>Z(HPD)</sub>. Again, the state of the Priority pin has no effect in this scenario as only one HPD input port is active.



Figure 38.

- 2. HPD Changes on the selected port. There are also two possible starting cases for this scenario:
  - Case one: In this case only one HPD input is initially HIGH. The HPD output logic state follows the state
    of the HPD input. If the HPD input pulses LOW, as may be the case if the Sink device is requesting an
    interrupt, the HPD output to the source also pulses LOW for the same duration of time with a slight delay

Copyright © 2008, Texas Instruments Incorporated



(see Figure 39). The delay of this signal through the SN75DP122 is specified as  $t_{PD(HPD)}$ . If the duration of the LOW pulse is less then  $t_{M(HPD)}$ , it may not be accurately repeated to the source. If the duration of the LOW pulse exceeds  $t_{T2(HPD)}$ , the device assumes that an unplug event has occurred and enters the low power state (see Figure 40). Once the HPD input goes high again, the device returns to the active state as indicated in scenario 1. The state of the Priority pin has no effect in this scenario as only one HPD input port is active.



Figure 40.

Case two: In this case both HPD inputs are initially HIGH and the selected port has been determined by the state of the priority pin. The HPD output logic state follows the state of the selected HPD input. If the HPD input pulses LOW, the HPD output to the source also pulses LOW for the same duration of time, again with a slight delay (see Figure 41). If the duration of the LOW pulse exceeds t<sub>T2(HPD)</sub>, the device assumes that an unplug event has occurred and the other port is selected (see Figure 42). The case in



which the previously selected port with priority goes high again is covered in scenario 3.



Figure 41.



Figure 42.

- 3. One channel becomes active while other channel is already selected. There are also two possible starting cases for this scenario:
  - Case one: In this case the HPD input that is initially HIGH is from the port that has priority. Since the port with priority is already selected, any activity on the HPD input from the other port does not have any effect on the switch whatsoever (see Figure 43).

Copyright © 2008, Texas Instruments Incorporated





Figure 43.

Case two: In this case the HPD input that is initially HIGH is not the port with priority. When the HPD input of the port that has priority goes high, the HPD output is forced LOW for some time in order to simulate an unplug event to the source device. The duration of this LOW output is defined as t<sub>T2(HPD)</sub>. If the HPD input of the port with priority pulses LOW for a short duration while the t<sub>T2(HPD)</sub> timer is counting down, the timer is reset. Once this time has passed the switch switches to the port with priority and the output HPD once again follows the state of the newly selected channel's HPD input (see Figure 44).



Figure 44.

- 4. 4. Priority pin is toggled. There are also two possible starting cases for this scenario:
  - Case one: In this case only one HPD input is HIGH. A port whose HPD input is LOW cannot be selected.
     In this case, the state of the priority pin has no effect on the switch (see Figure 45).





Figure 45.

Case two: In this case both HPD inputs are HIGH. Changing the state of the priority pin when both HPD inputs are high forces the device to switch which channel is selected. When a state change is detected on the priority pin, the device waits for a short period of time t<sub>T1(HPD)</sub> before responding (see Figure 46). The purpose for this pause is to allow for the priority signal to settle and also to allow the device to ignore potential glitches on the priority pin. Once t<sub>T1(HPD)</sub> has expired, the HPD output is forced LOW for t<sub>T2(HPD)</sub> and the device follows the chain of events outlined in scenario 3 case 2.



Figure 46.



# PACKAGE OPTION ADDENDUM

24-Sep-2015

#### PACKAGING INFORMATION

| Orderable Device Statu | s Package Type | Package Drawing | Pins | _   | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------------|----------------|-----------------|------|-----|----------------------------|------------------|---------------------|--------------|----------------|---------|
| (1)                    |                | Drawing         |      | Qty | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| SN75DP122RTQT NRN      | O QFN          | RTQ             | 56   | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | 0 to 85      | 75DP122        |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





24-Sep-2015

PACKAGE MATERIALS INFORMATION

www.ti.com 2-Sep-2015

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |     | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75DP122RTQT | QFN             | RTQ                | 56 | 250 | 180.0                    | 16.4                     | 8.3        | 8.3        | 2.25       | 12.0       | 16.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 2-Sep-2015



#### \*All dimensions are nominal

| Device        | Device Package Type |     | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|---------------------|-----|------|-----|-------------|------------|-------------|--|
| SN75DP122RTQT | QFN                 | RTQ | 56   | 250 | 210.0       | 185.0      | 35.0        |  |

# RTQ (S-PVQFN-N56)

# PLASTIC QUAD FLATPACK NO-LEAD



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) Package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Package complies to JEDEC MO-220.



# RTQ (S-PVQFN-N56)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



# RTQ (S-PVQFN-N56)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a> <a href="https://www.ti.com">https://www.ti.com</a>.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity