











**TCA4311** SCPS173A - DECEMBER 2008 - REVISED JUNE 2014

## TCA4311 Hot Swappable 2-Wire Bus Buffers

Not Recommended for New Designs

#### **Features**

- Operating Power-Supply Voltage Range of 2.7-V to 5.5-V
- Supports Bidirectional Data Transfer of I<sup>2</sup>C Bus Signals
- SDA and SCL Lines Are Buffered Which Increases Fanout
- 1-V Precharge on All SDA and SCL Lines Prevents Corruption During Live Board Insertion and Removal From Backplane
- SDA and SCL Input Lines Are Isolated From Outputs
- Accommodates Standard Mode and Fast Mode I<sup>2</sup>C Devices
- Applications Include Hot Board Insertion and Bus Extension
- Low I<sub>CC</sub> Chip Disable of <1 μA
- **READY Open-Drain Output**
- Supports Clock Stretching, Arbitration, and Synchronization
- Powered-Off High-Impedance I<sup>2</sup>C Pins
- Open-Drain I<sup>2</sup>C Pins
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 8000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

#### 2 Description

The TCA4311 is a hot swappable I<sup>2</sup>C bus buffer that supports I/O card insertion into a live backplane without corruption of the data and clock busses. Control circuitry prevents the backplane from being connected to the card until a stop command or bus idle occurs on the backplane without bus contention on the card. When the connection is made, this device provides bidirectional buffering, keeping the backplane and card capacitances isolated. During insertion, the SDA and SCL lines are precharged to 1 V to minimize the current required to charge the parasitic capacitance of the chip.

When the I<sup>2</sup>C bus is idle, the TCA4311 can be put into shutdown mode by setting the EN pin low. When EN is high, the TCA4311 resumes normal operation. It also includes an open drain READY output pin, which indicates that the backplane and card sides are connected together. When READY is high, the SDAIN and SCLIN are connected to SDAOUT and SCLOUT. When the two sides are disconnected. READY is low.

Both the backplane and card may be powered with supply voltages ranging from 2.7 V to 5.5 V, with no restrictions on which supply voltage is higher.

The TCA4311 has standard open-drain I/Os. The size of the pullup resistors to the I/Os depends on the system, but each side of this buffer must have a pullup resistor. The device is designed to work with Standard Mode and Fast Mode I<sup>2</sup>C devices in addition to SMBus devices. Standard Mode I<sup>2</sup>C devices only specify 3 mA in a generic I<sup>2</sup>C system where Standard Mode devices and multiple masters are possible. Under certain conditions, termination currents can be used.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| TCA4311     | SOIC (8)  | 4.90 mm × 3.91 mm |  |  |
| TCA4311     | VSSOP (8) | 3.00 mm × 3.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### **D OR DGK PACKAGES** (TOP VIEW)



### TCA4311

SCPS173A - DECEMBER 2008-REVISED JUNE 2014



www.ti.com

### **Table of Contents**

| 1 | Features 1                             | 7  | Detailed Description                             | 9  |
|---|----------------------------------------|----|--------------------------------------------------|----|
| 2 | Description 1                          |    | 7.1 Functional Block Diagram                     | 9  |
| 3 | Revision History2                      |    | 7.2 Feature Description                          | 10 |
| 4 | Pin Configuration and Functions3       |    | 7.3 Device Functional Modes                      | 11 |
| 5 | Specifications3                        | 8  | Application and Implementation                   | 12 |
| _ | 5.1 Absolute Maximum Ratings           |    | 8.1 Typical Application                          | 12 |
|   | 5.2 Handling Ratings 4                 | 9  | Device and Documentation Support                 | 16 |
|   | 5.3 Recommended Operating Conditions 4 |    | 9.1 Trademarks                                   | 16 |
|   | 5.4 Electrical Characteristics5        |    | 9.2 Electrostatic Discharge Caution              | 16 |
|   | 5.5 Typical Characteristics 6          |    | 9.3 Glossary                                     | 16 |
| 6 | Parameter Measurement Information 7    | 10 | Mechanical, Packaging, and Orderable Information | 16 |

# 3 Revision History

| Changes from Original (December 2008) to Revision A |                                   |      |  |  |
|-----------------------------------------------------|-----------------------------------|------|--|--|
| •                                                   | Added Missing ACK Errata section. | . 10 |  |  |

www.ti.com

### 4 Pin Configuration and Functions

# D OR DGK PACKAGES (TOP VIEW)



#### **Pin Functions**

| SOIC (D) OR PACK |          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN NUMBER       | NAME     |                                                                                                                                                                                                                                                                                                                                                                                |
| 1                | EN       | Active-high chip enable pin. If EN is low, the TCA4311 is in a low current (<1 $\mu$ A) mode. It also disables the rise-time accelerators, disables the bus precharge circuitry, drives READY low, isolates SDAIN from SDAOUT and isolates SCLIN from SCLOUT. EN should be high (at $V_{CC}$ ) for normal operation. Connect EN to $V_{CC}$ if this feature is not being used. |
| 2                | SCLOUT   | Serial clock output. Connect this pin to the SCL bus on the card.                                                                                                                                                                                                                                                                                                              |
| 3                | SCLIN    | Serial clock input. Connect this pin to the SCL bus on the backplane.                                                                                                                                                                                                                                                                                                          |
| 4                | GND      | Supply ground                                                                                                                                                                                                                                                                                                                                                                  |
| 5                | READY    | Connection flag/rise-time accelerator control. READY is low when either EN is low or the start-up sequence described in the operation section has not been completed. READY goes high when EN is high and start-up is complete. Connect a $10$ -k $\Omega$ resistor from this pin to $V_{CC}$ to provide the pull up.                                                          |
| 6                | SDAIN    | Serial data input. Connect this pin to the SDA bus on the backplane.                                                                                                                                                                                                                                                                                                           |
| 7                | SDAOUT   | Serial data output. Connect this pin to the SDA bus on the card.                                                                                                                                                                                                                                                                                                               |
| 8                | $V_{CC}$ | Supply power. Main input power supply from backplane. This is the supply voltage for the devices on the backplane I <sup>2</sup> C busses. Connect pullup resistors from SDAIN and SCLIN (and also from SDAOUT and SCLOUT) to this pin. Place a bypass capacitor of at least 0.01 µF close to this pin for best results.                                                       |

### 5 Specifications

### 5.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   |                              | MIN  | MAX  | UNIT |
|------------------|---------------------------------------------------|------------------------------|------|------|------|
| $V_{CC}$         | Supply voltage range                              |                              | -0.5 | 7    | V    |
| V <sub>I/O</sub> | I <sup>2</sup> C bus voltage range <sup>(2)</sup> | SDAIN, SCLIN, SDAOUT, SCLOUT | -0.3 | 7    | V    |
| VI               | Input voltage range <sup>(2)</sup>                | EN                           | -0.3 | 7    | V    |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>I</sub> < 0           |      | -50  | mA   |
| I <sub>OK</sub>  | Output clamp current                              | V <sub>O</sub> < 0           |      | -50  | mA   |
| Io               | Continuous output current                         |                              |      | ±50  | mA   |
| I <sub>CC</sub>  | Continuous current through V <sub>CC</sub> or GND |                              |      | ±100 | mA   |
|                  | Package thermal impedance (3)                     | D package                    |      | 97   | °C/W |
| $\theta_{JA}$    | Package thermal impedance 47                      | DGK package                  |      | 172  | C/VV |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(3) The package thermal impedance is calculated in accordance with JESD 51-7.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### **TCA4311**

SCPS173A - DECEMBER 2008-REVISED JUNE 2014



www.ti.com

### 5.2 Handling Ratings

|                    |                          |                                                                               | MIN | MAX  | UNIT |
|--------------------|--------------------------|-------------------------------------------------------------------------------|-----|------|------|
| T <sub>stg</sub>   | Storage temperature rang | e                                                                             | -65 | 150  | °C   |
| V                  | Electronic discharge     | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | 0   | 8000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0   | 1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
   (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 5.3 Recommended Operating Conditions

|                 |                                |                         | MIN                 | MAX                 | UNIT |
|-----------------|--------------------------------|-------------------------|---------------------|---------------------|------|
| $V_{CC}$        | Supply voltage                 |                         | 2.7                 | 5.5                 | V    |
| V               | Lligh lovel input veltage      | SDA and SCL inputs      | $0.7 \times V_{CC}$ | 5.5                 | V    |
| V <sub>IH</sub> | High-level input voltage       | EN input                | 2                   | 5.5                 | V    |
| .,              | Lavidaval innuturaltana        | SDA and SCL inputs      |                     | $0.3 \times V_{CC}$ | V    |
| V <sub>IL</sub> | Low-level input voltage        | EN input                | -0.5                | 0.8                 | V    |
|                 | Low lovel output ourrent       | V <sub>CC</sub> = 3 V   |                     | 3                   | A    |
| I <sub>OL</sub> | Low-level output current       | V <sub>CC</sub> = 4.5 V |                     | 3                   | mA   |
| T <sub>A</sub>  | Operating free-air temperature |                         | -40                 | 85                  | °C   |

www.ti.com

### 5.4 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                         | TEST CONDITIONS                                                                       | MIN                   | TYP                 | MAX                 | UNIT |
|-----------------------|-----------------------------------|---------------------------------------------------------------------------------------|-----------------------|---------------------|---------------------|------|
| Power Sup             | oply                              |                                                                                       |                       |                     |                     |      |
| V <sub>CC</sub>       | Positive supply voltage           |                                                                                       | 2.7                   |                     | 5.5                 | V    |
| Icc                   | Supply current                    | V <sub>CC</sub> = 5.5 V, V <sub>SDAIN</sub> = V <sub>SCLIN</sub> = 0 V                |                       | 5.1                 | 7                   | mA   |
| I <sub>SD</sub>       | Supply current in shutdown mode   | V <sub>EN</sub> = 0 V                                                                 |                       | 0.1                 |                     | μΑ   |
| Start-Up C            | ircuitry                          |                                                                                       |                       |                     |                     |      |
| $V_{PRE}$             | Precharge voltage                 | SDA, SCL floating                                                                     | 0.8                   | 1                   | 1.2                 | V    |
| t <sub>IDLE</sub>     | Bus idle time                     |                                                                                       | 50                    | 95                  | 150                 | μs   |
| $V_{EN}$              | EN threshold voltage              |                                                                                       |                       | $0.5 \times V_{CC}$ | $0.9 \times V_{CC}$ | V    |
| $V_{DIS}$             | Disable threshold voltage         | EN Pin                                                                                | 0.1 × V <sub>CC</sub> | $0.5 \times V_{CC}$ |                     | V    |
| I <sub>EN</sub>       | EN input current                  | EN from 0 V to V <sub>CC</sub>                                                        |                       | ±0.1                | ±1                  | μΑ   |
| t <sub>EN</sub>       | Enable time                       |                                                                                       |                       | 95                  |                     | μs   |
| t <sub>DIS</sub>      | Disable time (EN to READY)        |                                                                                       |                       | 30                  |                     | ns   |
| t <sub>STOP</sub>     | SDAIN to READY delay after STOP   |                                                                                       |                       | 1.2                 |                     | μs   |
| t <sub>READY</sub>    | SCLOUT/SDAOUT to<br>READY         |                                                                                       |                       | 0.8                 |                     | μs   |
| I <sub>OFF</sub>      | READY OFF state leakage current   |                                                                                       |                       | ±0.1                |                     | μΑ   |
| V <sub>OL</sub>       | READY output low voltage          | I <sub>PULLUP</sub> = 3 mA                                                            |                       |                     | 0.4                 | V    |
| Rise-Time             | Accelerators                      |                                                                                       | •                     |                     | •                   |      |
| I <sub>PULLUPAC</sub> | Transient boosted pull-up current | Positive transition on SDA, SCL, $V_{CC}$ = 2.7 V,                                    | 1                     | 2                   |                     | mA   |
| Input-Outp            | out Connection                    |                                                                                       | ·                     |                     |                     |      |
| V <sub>OS</sub>       | Input-output offset voltage       | 10 k $\Omega$ to V <sub>CC</sub> on SDA, SCL, V <sub>CC</sub> = 3.3 V, <sup>(1)</sup> | 0                     | 100                 | 175                 | mV   |
| C <sub>IN</sub>       | Digital input capacitance         |                                                                                       |                       |                     | 10                  | pF   |
| V <sub>OL</sub>       | Output low voltage, input = 0 V   | SDA, SCL pins, I <sub>SINK</sub> = 3 mA,                                              | 0                     |                     | 0.4                 | V    |
| I                     | Input leakage current             | SDA, SCL pins = V <sub>CC</sub> = 5.5 V                                               |                       |                     | ±5                  | μΑ   |

<sup>(1)</sup> The connection circuitry always regulates its output to a higher voltage than its input. The magnitude of this offset voltage as a function of the pullup resistor and V<sub>CC</sub> voltage is shown in the *Typical Characteristics* section.



### 5.5 Typical Characteristics



Submit Documentation Feedback



### 6 Parameter Measurement Information



R<sub>L</sub> = Load resistor

C<sub>L</sub> = Load capacitance includes jig and probe capacitance

 $R_T$  = Termination resistance should be equal to the output impedance  $Z_0$  of the pulse generators.

Figure 4. Test Circuitry for Switching Times



Figure 5. Timing for  $t_{\text{en}},\,t_{\text{idle(READY)}},$  and  $t_{\text{dis}}$ 



Figure 6.  $t_{stp(READY)}$  That Can Occur After  $t_{en}$ 



### **Parameter Measurement Information (continued)**



Figure 7.  $t_{stp(READY)}$  That Can Occur After  $t_{en}$  and  $t_{idle(READY)}$ 



### 7 Detailed Description

### 7.1 Functional Block Diagram

#### 2-Wire Bus Buffer and Hot Swap Controller





#### 7.2 Feature Description

#### 7.2.1 Rise-Time Accelerators

Once connection has been established, rise-time accelerator circuits on all four SDA and SCL pins are activated. These allow the user to choose weaker DC pullup currents on the bus, reducing power consumption while still meeting system rise-time requirements. During positive bus transitions, the TCA4311 switches in 2 mA (typical) of current to quickly slew the SDA and SCL lines once their DC voltages exceed 0.6 V. Using a general rule of 20 pF of capacitance for every device on the bus (10 pF for the device and 10 pF for interconnect), choose a pullup current so that the bus will rise on its own at a rate of at least 1.25 V/µs to guarantee activation of the accelerators.

For example, assume an SMBus system with  $V_{CC} = 3$  V, a 10-k $\Omega$  pullup resistor and equivalent bus capacitance of 200 pF. The rise-time of an SMBus system is calculated from ( $V_{IL(MAX)} - 0.15$  V) to ( $V_{IH(MIN)} + 0.15$  V), or 0.65 V to 2.25 V. It takes an RC circuit 0.92 time constants to traverse this voltage for a 3 V supply; in this case, 0.92 × (10 k $\Omega$  × 200 pF) = 1.84  $\mu$ s. Thus, the system exceeds the maximum allowed rise-time of 1  $\mu$ s by 84%. However, using the rise-time accelerators, which are activated at a DC threshold of below 0.65 V, the worst-case rise-time is: (2.25 V – 0.65 V) × 200 pF/1 mA = 320 ns, which meets the 1  $\mu$ s rise-time requirement.

#### 7.2.2 READY Digital Output

This pin provides a digital flag which is low when either EN is low or the start-up sequence described earlier in this section has not been completed. READY goes high when EN is high and start-up is complete. The pin is driven by an open drain pull-down capable of sinking 3 mA while holding 0.4 V on the pin. Connect a resistor of  $10 \text{ k}\Omega$  to  $V_{CC}$  to provide the pullup.

#### 7.2.3 EN Low Current Disable

Grounding the EN pin disconnects the backplane side from the card side, disables the rise-time accelerators, drives READY low, disables the bus precharge circuitry and puts the part in a near-zero current state. When the pin voltage is driven all the way to  $V_{CC}$ , the part waits for data transactions on both the backplane and card sides to be complete (as described in the Start-Up section) before reconnecting the two sides.

#### 7.2.4 Missing ACK Errata

#### Description

- When the slave (or master) device sends an ACK bit, a logic low on SDA during the 9<sup>th</sup> clock cycle, the slave (or master) may pull the SDA line low while the rise time accelerators are engaged, and the master (or slave) side will stay high.
- The rise time accelerators will be engaged when the voltage is above 0.6 V (typical), and below V<sub>IH</sub>, 0.7\*VCC
- In the example described below, SDAOUT is a slave attempting to send an ACK bit. SDAOUT pulls to a logic low but the ACK is not transferred to the other side and SDAIN will remain high unexpectedly.



**TCA4311** 

SCPS173A - DECEMBER 2008-REVISED JUNE 2014

### System Impact

The ACK bit will not be transferred through the TCA4311, and the slave or master device will interpret the result as a NACK.

#### System Workaround

Usage of the TCA4311A is recommended.

#### 7.3 Device Functional Modes

Feature Description (continued)

#### 7.3.1 Start-Up

When the TCA4311 first receives power on its  $V_{CC}$  pin, either during power-up or during live insertion, it starts in an undervoltage lockout (UVLO) state, ignoring any activity on the SDA and SCL pins until  $V_{CC}$  rises above 2.5 V.

During this time, the 1 V precharge circuitry is also active and forces 1 V through  $100\text{-k}\Omega$  nominal resistors to the SDA and SCL pins. Because the I/O card is being plugged into a live backplane, the voltage on the backplane SDA and SCL busses may be anywhere between 0 V and  $V_{CC}$ . Precharging the SCL and SDA pins to 1 V minimizes the worst-case voltage differential these pins will see at the moment of connection, therefore minimizing the amount of disturbance caused by the I/O card.

Once the TCA4311 comes out of UVLO, it assumes that SDAIN and SCLIN have been inserted into a live system and that SDAOUT and SCLOUT are being powered up at the same time as itself. Therefore, it looks for either a stop bit or bus idle condition on the backplane side to indicate the completion of a data transaction. When either one occurs, the part also verifies that both the SDAOUT and SCLOUT voltages are high. When all of these conditions are met, the input-to-output connection circuitry is activated, joining the SDA and SCL busses on the I/O card with those on the backplane, and the rise time accelerators are enabled.

#### 7.3.2 Connection Circuitry

Once the connection circuitry is activated, the functionality of the SDAIN and SDAOUT pins is identical. A low forced on either pin at any time results in both pin voltages being low. For proper operation, logic low input voltages should be no higher than 0.4 V with respect to the ground pin voltage of the TCA4311. SDAIN and SDAOUT enter a logic high state only when all devices on both SDAIN and SDAOUT release high. The same is true for SCLIN and SCLOUT. This important feature ensures that clock stretching, clock synchronization, arbitration and the acknowledge protocol always work, regardless of how the devices in the system are tied to the TCA4311.

Another key feature of the connection circuitry is that it provides bidirectional buffering, keeping the backplane and card capacitances isolated. Because of this isolation, the waveforms on the backplane busses look slightly different than the corresponding card bus waveforms, as described here.



### 8 Application and Implementation

#### 8.1 Typical Application



Figure 8. TCA4311 Typical Application

#### 8.1.1 Live Insertion and Capacitance Buffering Application

Figure 9 through Figure 10 illustrate the usage of the TCA4311 in applications that take advantage of both its hot swap controlling and capacitance buffering features. In all of these applications, note that if the I/O cards were plugged directly into the backplane, all of the backplane and card capacitances would add directly together, making rise- and fall-time requirements difficult to meet. Placing a TCA4311 on the edge of each card, however, isolates the card capacitance from the backplane. For a given I/O card, the TCA4311 drives the capacitance of everything on the card and the backplane must drive only the capacitance of the TCA4311, which is less than 10 pF.

Figure 9 shows the TCA4311 in a CompactPCI™ configuration. Connect V<sub>CC</sub> and EN to the output of one of the CompactPCI power supply Hot Swap circuits. Use a pullup resistor to EN for a card side enable/disable.

 $V_{CC}$  is monitored by a filtered UVLO circuit. With the  $V_{CC}$  voltage powering up after all other pins have established connection, the UVLO circuit ensures that the backplane and card data and clock busses are not connected until the transients associated with live insertion have settled. Owing to their small capacitance, the SDAIN and SCLIN pins cause minimal disturbance on the backplane busses when they make contact with the connector.

Figure 10 shows the TCA4311 in a PCI application, where all of the pins have the same length. In this case, connect an RC series circuit on the I/O card between  $V_{CC}$  and EN. An RC product of 10 ms provides a filter to prevent the TCA4311 from becoming activated until the transients associated with live insertion have settled.



### **Typical Application (continued)**



Figure 9. Inserting Multiple I/O Cards into a Live Backplane Using the TCA4311 in a CompactPCI System



#### **Typical Application (continued)**



Figure 10. Inserting Multiple I/O Cards into a Live Backplane Using the TCA4311 in a PCI System

#### 8.1.2 Repeater/Bus Extender Application

Users who wish to connect two 2-wire systems separated by a distance can do so by connecting two TCA4311 back-to-back, as shown in Figure 11. The  $I^2C$  specification allows for 400 pF maximum bus capacitance, severely limiting the length of the bus. The SMBus specification places no restriction on bus capacitance, but the limited impedances of devices connected to the bus require systems to remain small if rise- and fall-time specifications are to be met. The strong pullup and pulldown impedances of the TCA4311 are capable of meeting rise- and fall-time specifications for one nanofarad of capacitance, thus allowing much more interconnect distance. In this situation, the differential ground voltage between the two systems may limit the allowed distance, because a valid logic low voltage with respect to the ground at one end of the system may violate the allowed  $V_{OL}$  specification with respect to the ground at the other end. In addition, the connection circuitry offset voltages of the back-to-back TCA4311 add together, directly contributing to the same problem.



Figure 11. Repeater/Bus Extender Application



www.ti.com

SCPS173A - DECEMBER 2008-REVISED JUNE 2014

#### Typical Application (continued)

### 8.1.3 Systems With Disparate Supply Voltages

In large 2-wire systems, the V<sub>CC</sub> voltages seen by devices at various points in the system can differ by a few hundred millivolts or more. This situation is well modeled by a series resistor in the  $V_{CC}$  line, as shown in Figure 12. For proper operation of the TCA4311, make sure that  $V_{CC(BUS)} \ge V_{CC(TCA4311)} - 0.5 \text{ V}$ .



Figure 12. System With Disparate V<sub>CC</sub> Voltages

#### 8.1.4 Design Requirements

#### 8.1.4.1 Input to Output Offset Voltage

When a logic low voltage, V<sub>LOW1</sub>, is driven on any of the TCA4311's data or clock pins, the TCA4311 regulates the voltage on the other side of the chip (call it V<sub>LOW2</sub>) to a slightly higher voltage, as directed by the following equation:

$$V_{LOW2} = V_{LOW1} + 75 \text{ mV} + (V_{CC}/R) \times 100$$

where R is the bus pullup resistance in ohms  $(\Omega)$ . For example, if a device is forcing SDAOUT to 10 mV where  $V_{CC} = 3.3 \text{ V}$  and the pullup resistor R on SDAIN is 10 k $\Omega$ , then the voltage on SDAIN = 10 + 75 + (3.3/10000) × 100 = 118 mV. See the *Typical Characteristics* section for curves showing the offset voltage as a function of V<sub>CC</sub> and R.

#### 8.1.4.2 Propagation Delays

During a rising edge, the rise-time on each side is determined by the combined pullup current of the TCA4311 boost current and the bus resistor and the equivalent capacitance on the line. If the pullup currents are the same, a difference in rise-time occurs which is directly proportional to the difference in capacitance between the two sides. This effect is displayed in Figure 13 for  $V_{CC}$  = 3.3 V and a 10-k $\Omega$  pullup resistor on each side (50 pF on one side and 150 pF on the other). Since the output side has less capacitance than the input, it rises faster and the effective t<sub>PLH</sub> is negative.

There is a finite propagation delay, t<sub>PHL</sub>, through the connection circuitry for falling waveforms. Figure 14 shows the falling edge waveforms for the same V<sub>CC</sub>, pullup resistors and equivalent capacitance conditions as used in Figure 13. An external NMOS device pulls down the voltage on the side with 150 pF capacitance; the TCA4311 pulls down the voltage on the opposite side, with a delay of 55 ns. This delay is always positive and is a function of supply voltage, temperature and the pullup resistors and equivalent bus capacitances on both sides of the bus. The Typical Characteristics section shows t<sub>PHL</sub> as a function of temperature and voltage for 10-kΩ pullup resistors and 100 pF equivalent capacitance on both sides of the part. By comparison with Figure 14, the V<sub>CC</sub> = 3.3 V curve shows that increasing the capacitance from 50 pF to 100 pF results in a t<sub>PHL</sub> increase from 55 ns to 75 ns. Larger output capacitances translate to longer delays (up to 150 ns). Users must quantify the difference in propagation times for a rising edge versus a falling edge in their systems and adjust setup and hold times accordingly.



### **Typical Application (continued)**

#### 8.1.5 Detailed Design Procedure

### 8.1.5.1 Resistor Pull-Up Value Selection

The system pullup resistors must be strong enough to provide a positive slew rate of 1.25 V/ $\mu$ s on the SDA and SCL pins, in order to activate the boost pullup currents during rising edges. Choose maximum resistor value R using the formula:

 $R \le (V_{CC(MIN)} - 0.6) (800,000) / C$ 

where R is the pullup resistor value in ohms,  $V_{CC(MIN)}$  is the minimum  $V_{CC}$  voltage and C is the equivalent bus capacitance in picofarads (pF).

In addition, regardless of the bus capacitance, always choose R  $\leq$  16 k $\Omega$  for V<sub>CC</sub> = 5.5 V maximum, R  $\leq$  24 k $\Omega$  for V<sub>CC</sub> = 3.6 V maximum. The start-up circuitry requires logic high voltages on SDAOUT and SCLOUT to connect the backplane to the card, and these pullup values are needed to overcome the precharge voltage.

#### 8.1.6 Application Curves



### 9 Device and Documentation Support

#### 9.1 Trademarks

CompactPCI is a trademark of PCI Industrial Computer Manufacturers Group. All other trademarks are the property of their respective owners.

#### 9.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 9.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Jun-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TCA4311D         | NRND   | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PR311                |         |
| TCA4311DGKR      | NRND   | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 3JS                  |         |
| TCA4311DGKRG4    | NRND   | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 3JS                  |         |
| TCA4311DR        | NRND   | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PR311                |         |
| TCA4311DRG4      | NRND   | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PR311                |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL. Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



### PACKAGE OPTION ADDENDUM

10-Jun-2014

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCA4311DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TCA4311DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 3-Aug-2017



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCA4311DGKR | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TCA4311DR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

## D (R-PDSO-G8)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.