









SCPS196E - DECEMBER 2010 - REVISED FEBRUARY 2017



**TCA9554A** 

# TCA9554A Low Voltage 8-Bit I<sup>2</sup>C and SMBus Low-Power I/O Expander With Interrupt **Output and Configuration Registers**

#### **Features**

- I<sup>2</sup>C to Parallel Port Expander
- Open-Drain Active-Low Interrupt Output
- Operating Power-Supply Voltage Range of 1.65 V to 5.5 V
- 5-V Tolerant I/O Ports
- 400-kHz Fast I2C Bus
- Three Hardware Address Pins Allow up to Eight Devices on the I<sup>2</sup>C/SMBus
- Input and Output Configuration Register
- Polarity Inversion Register
- Internal Power-On Reset
- Low Standby Current Consumption
- Power-Up With All Channels Configured as Inputs
- No Glitch on Power Up
- Noise Filter on SCL/SDA Inputs
- Latched Outputs With High-Current Drive Maximum Capability for Directly Driving LEDs
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 1000-V Charged-Device Model (C101)

# **Applications**

- Servers
- Routers (Telecom Switching Equipment)
- **Personal Computers**
- Personal Electronics (for example: Gaming Consoles)
- Industrial Automation
- **Products With GPIO-Limited Processors**

# 3 Description

The TCA9554A is a 16-pin device that provides 8 bits general purpose parallel input-output (I/O) expansion for the two-line bidirectional I2C bus (or SMBus) protocol. The device can operate with a power supply voltage ranging from 1.65 V to 5.5 V. The device supports both 100-kHz (Standard-mode) and 400-kHz (Fast-mode) clock frequencies. I/O expanders such as the TCA9554A provide a simple solution when additional I/Os are needed for switches, sensors, push-buttons, LEDs, fans, and other similar devices.

The features of the TCA9554A include an interrupt that is generated on the INT pin whenever an input port changes state. The A0, A1, and A2 hardware selectable address pins allow up to eight TCA9554A devices on the same I2C bus. The device can also be reset to its default sate by cycling the power supply and causing a power-on reset.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |  |
|-------------|------------|--------------------|--|
|             | TSSOP (16) | 5.00 mm × 4.40 mm  |  |
| TCA9554A    | SSOP (16)  | 4.90 mm × 3.90 mm  |  |
| 1CA9554A    | SSOP (16)  | 6.20 mm × 5.30 mm  |  |
|             | SOIC (16)  | 7.50 mm × 10.30 mm |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

## Simplified Block Diagram





# **Table of Contents**

| 1 | Features 1                                         |    | 8.4 Device Functional Modes                          | . 1  |
|---|----------------------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                                     |    | 8.5 Programming                                      | . 13 |
| 3 | Description 1                                      |    | 8.6 Register Maps                                    | . 19 |
| 4 | Revision History2                                  | 9  | Application and Implementation                       | 24   |
| 5 | Pin Configuration and Functions 4                  |    | 9.1 Application Information                          | . 24 |
| 6 | Specifications5                                    |    | 9.2 Typical Application                              |      |
| • | 6.1 Absolute Maximum Ratings                       | 10 | Power Supply Recommendations                         | 2    |
|   | 6.2 ESD Ratings                                    |    | 10.1 Power-On Reset Requirements                     | . 2  |
|   | 6.3 Recommended Operating Conditions               | 11 | Layout                                               | 29   |
|   | 6.4 Thermal Information                            |    | 11.1 Layout Guidelines                               | . 29 |
|   | 6.5 Electrical Characteristics                     |    | 11.2 Layout Example                                  | . 29 |
|   | 6.6 I <sup>2</sup> C Interface Timing Requirements | 12 | Device and Documentation Support                     | 30   |
|   | 6.7 Switching Characteristics                      |    | 12.1 Documentation Support                           | . 30 |
|   | 6.8 Typical Characteristics9                       |    | 12.2 Receiving Notification of Documentation Updates | 3 3  |
| 7 | Parameter Measurement Information 11               |    | 12.3 Community Resources                             | . 30 |
| 8 | Detailed Description 14                            |    | 12.4 Trademarks                                      | . 30 |
| • | 8.1 Overview                                       |    | 12.5 Electrostatic Discharge Caution                 | . 30 |
|   | 8.2 Functional Block Diagram                       |    | 12.6 Glossary                                        | . 30 |
|   | 8.3 Feature Description                            | 13 | Mechanical, Packaging, and Orderable Information     | 30   |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C        | hanges from Revision D (August 2015) to Revision E                                                                                 | Page            |
|----------|------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| •        | Added DW package.                                                                                                                  | 1               |
| •        | Added Maximum junction temperature to the <i>Absolute Maximum Ratings</i> <sup>(1)</sup> table                                     | 5               |
| •        | Added I <sub>OL</sub> for different T <sub>i</sub> to the <i>Recommended Operating Conditions</i> table                            | 5               |
| •        | Changed I <sub>CC</sub> standby into different input states, with increased maximums                                               | 7               |
| •        | Removed $\Delta I_{CC}$ spec from the <i>Electrical Characteristics</i> table, added $\Delta I_{CC}$ typical characteristics graph | 7               |
| •        | Changed C <sub>io</sub> , C <sub>i</sub> values                                                                                    | <mark>7</mark>  |
| •        | Clarified interrupt reset time (t <sub>ir</sub> ) with respect to falling edge of ACK related SCL pulse                            | 12              |
| •        | Made changes to the Interrupt Output (INT) section                                                                                 | 16              |
| •        | Made changes to the <i>Reads</i> section                                                                                           | <mark>22</mark> |
| •        | Added the Calculating Junction Temperature and Power Dissipation section                                                           | 25              |
| <u>•</u> | Power on reset requirements relaxed                                                                                                | 27              |
| C        | hanges from Revision C (May 2015) to Revision D                                                                                    | Page            |
| •        | Added DB package.                                                                                                                  | 1               |
| C        | hanges from Revision B (October 2014) to Revision C                                                                                | Page            |
| •        | Added standby mode current for V <sub>I</sub> = V <sub>CC</sub> test condition                                                     | 7               |
| •        | Added clarification in datasheet that raising voltage above V <sub>CC</sub> on P-port I/O will result in current flow from P-por   | t to            |



| С        | hanges from Revision A (March 2012) to Revision B                                                                                                                                                                                                                                        | Page |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Added Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. |      |
| <u>•</u> | Updated I <sub>OL</sub> PARAMETER in the Electrical Characteristics table.                                                                                                                                                                                                               | 6    |
| С        | hanges from Original (December 2010) to Revision A                                                                                                                                                                                                                                       | Page |
| •        | Initial release of full version                                                                                                                                                                                                                                                          | 1    |
| •        | Updated part number in the DESCRIPTION/ORDERING INFORMATION section                                                                                                                                                                                                                      | 14   |



# 5 Pin Configuration and Functions

PW, DB, DBQ, or DW Package 16-Pin TSSOP, SSOP, SOIC Top View



#### **Pin Functions**

| PIN  |     | 1/0 | DECORPORTOR                                                                                |  |  |
|------|-----|-----|--------------------------------------------------------------------------------------------|--|--|
| NAME | NO. | I/O | DESCRIPTION                                                                                |  |  |
| A0   | 1   | I   | Address input. Connect directly to V <sub>CC</sub> or ground                               |  |  |
| A1   | 2   | 1   | Address input. Connect directly to V <sub>CC</sub> or ground                               |  |  |
| A2   | 3   | 1   | Address input. Connect directly to $V_{CC}$ or ground                                      |  |  |
| GND  | 8   | l   | Ground                                                                                     |  |  |
| ĪNT  | 13  | 0   | Interrupt output. Connect to V <sub>CC</sub> through a pull-up resistor                    |  |  |
| P0   | 4   | I/O | P-port input-output. Push-pull design structure. At power on, P0 is configured as an input |  |  |
| P1   | 5   | I/O | P-port input-output. Push-pull design structure. At power on, P1 is configured as an input |  |  |
| P2   | 6   | I/O | P-port input-output. Push-pull design structure. At power on, P2 is configured as an input |  |  |
| P3   | 7   | I/O | P-port input-output. Push-pull design structure. At power on, P3 is configured as an input |  |  |
| P4   | 9   | I/O | P-port input-output. Push-pull design structure. At power on, P4 is configured as an input |  |  |
| P5   | 10  | I/O | P-port input-output. Push-pull design structure. At power on, P5 is configured as an input |  |  |
| P6   | 11  | I/O | P-port input-output. Push-pull design structure. At power on, P6 is configured as an input |  |  |
| P7   | 12  | I/O | P-port input-output. Push-pull design structure. At power on, P7 is configured as an input |  |  |
| SCL  | 14  | I   | Serial clock bus. Connect to V <sub>CC</sub> through a pull-up resistor                    |  |  |
| SDA  | 15  | I/O | Serial data bus. Connect to V <sub>CC</sub> through a pull-up resistor                     |  |  |
| VCC  | 16  | _   | Supply voltage                                                                             |  |  |



# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                     |                                                           |                             | MIN  | MAX  | UNIT |
|---------------------|-----------------------------------------------------------|-----------------------------|------|------|------|
| V <sub>CC</sub>     | Supply voltage                                            |                             | -0.5 | 6    | V    |
| VI                  | Input voltage <sup>(2)</sup>                              |                             | -0.5 | 6    | V    |
| Vo                  | Output voltage <sup>(2)</sup>                             |                             | -0.5 | 6    | V    |
| I <sub>IK</sub>     | Input clamp current                                       | V <sub>I</sub> < 0          |      | -20  | mA   |
| I <sub>OK</sub>     | Output clamp current                                      | V <sub>O</sub> < 0          |      | -20  | mA   |
| I <sub>IOK</sub>    | Input-output clamp current                                | $V_O < 0$ or $V_O > V_{CC}$ |      | ±20  | mA   |
| I <sub>OL</sub>     | Continuous output low current through a single P-port     | $V_{O} = 0$ to $V_{CC}$     |      | 50   | mA   |
| I <sub>OH</sub>     | Continuous output high current through a single P-port    | $V_{O} = 0$ to $V_{CC}$     |      | -50  | mA   |
|                     | Continuous current through GND by all P-ports, INT, and   | SDA                         |      | 250  | A    |
| Icc                 | Continuous current through V <sub>CC</sub> by all P-ports |                             |      | -160 | mA   |
| T <sub>j(MAX)</sub> | Maximum junction temperature                              |                             |      | 100  | °C   |
| T <sub>stg</sub>    | Storage temperature                                       |                             | -65  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|             |                         |                                                                                | VALUE | UNIT |
|-------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

#### 6.3 Recommended Operating Conditions

|                 | , ,                                        |                         |                                                   | MIN                   | MAX                            | UNIT |
|-----------------|--------------------------------------------|-------------------------|---------------------------------------------------|-----------------------|--------------------------------|------|
| V <sub>CC</sub> | Supply voltage                             |                         |                                                   | 1.65                  | 5.5                            | V    |
|                 |                                            | SCL, SDA                | V <sub>CC</sub> = 1.65 V to 5.5 V                 | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> <sup>(1)</sup> |      |
| $V_{IH}$        | High-level input voltage                   | A2 A0 D7 D0             | V <sub>CC</sub> = 1.65 V to 2.7 V                 | 0.7 × V <sub>CC</sub> | 5.5                            | V    |
|                 |                                            | A2-A0, P7-P0            | V <sub>CC</sub> = 3 V to 5.5 V                    | 0.8 × V <sub>CC</sub> | 5.5                            |      |
|                 |                                            | SCL, SDA                | V <sub>CC</sub> = 1.65 V to 5.5 V                 | -0.5                  | 0.3 × V <sub>CC</sub>          |      |
| V <sub>IL</sub> | Low-level input voltage                    | AO AO B7 B0             | V <sub>CC</sub> = 1.65 V to 2.7 V                 | -0.5                  | 0.3 × V <sub>CC</sub>          | V    |
|                 |                                            | A2-A0, P7-P0            | V <sub>CC</sub> = 3 V to 5.5 V                    | -0.5                  | 0.2 × V <sub>CC</sub>          |      |
| I <sub>OH</sub> | High-level output current                  | Any P-port, P7-P0       |                                                   |                       | -10                            | mA   |
|                 |                                            |                         | T <sub>j</sub> ≤ 65°C                             |                       | 25                             |      |
|                 |                                            | P00-P07, P10-P17        | T <sub>j</sub> ≤ 85°C                             |                       | 18                             |      |
| I <sub>OL</sub> | Low-level output current (2)               |                         | T <sub>j</sub> ≤ 100°C                            |                       | 9                              | mA   |
|                 |                                            | INT CDA                 | T <sub>j</sub> ≤ 85°C                             |                       | 6                              |      |
|                 |                                            | ĪNT, SDA                | T <sub>j</sub> ≤ 100°C                            |                       | 3                              |      |
|                 | Continuous current through GND             | All P-ports P7-P0, INT, | All P-ports P7-P0, INT, and SDA All P-ports P7-P0 |                       | 200                            | A    |
| Icc             | Continuous current through V <sub>CC</sub> | All P-ports P7-P0       |                                                   |                       | -80                            | mA   |
| T <sub>A</sub>  | Operating free-air temperature             | ·                       |                                                   | -40                   | 85                             | °C   |

<sup>(1)</sup> The SCL and SDA pins shall not be at a higher potential than the supply voltage V<sub>CC</sub> in the application, or an increase in leakage current, I<sub>I</sub>, will result.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.

<sup>(2)</sup> For voltages applied above  $V_{CC}$ , an increase in  $I_{CC}$  will result.



#### 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | DBQ (SSOP) | DB (SSOP) | DW (SOIC) | UNIT |
|----------------------|----------------------------------------------|------------|------------|-----------|-----------|------|
|                      |                                              | 16 PINS    | 16 PINS    | 16 PINS   | 16 PINS   |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 122        | 121.7      | 113.2     | 84.7      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 56.4       | 72.9       | 63.6      | 48        | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 67.1       | 64.2       | 64        | 49.1      | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 10.8       | 24.4       | 21.2      | 22.7      | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 66.5       | 63.8       | 63.4      | 48.7      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                       | TEST CONDITIONS                  | V <sub>CC</sub>  | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|-------------------|-------------------------------------------------|----------------------------------|------------------|------|--------------------|------|------|
| $V_{IK}$          | Input diode clamp voltage                       | I <sub>I</sub> = -18 mA          | 1.65 V to 5.5 V  | -1.2 |                    |      | V    |
| V <sub>PORR</sub> | Power-on reset voltage, V <sub>CC</sub> rising  | $V_I = V_{CC}$ or GND, $I_O = 0$ |                  |      | 1.2                | 1.5  | V    |
| $V_{PORF}$        | Power-on reset voltage, V <sub>CC</sub> falling | $V_I = V_{CC}$ or GND, $I_O = 0$ |                  | 0.75 | 1                  |      | V    |
|                   |                                                 |                                  | 1.65 V           | 1.2  |                    |      |      |
|                   |                                                 |                                  | 2.3 V            | 1.8  |                    |      |      |
|                   |                                                 | $I_{OH} = -8 \text{ mA}$         | 3 V              | 2.6  |                    |      |      |
| .,                | D (2)                                           |                                  | 4.5 V            | 4.1  |                    |      | .,   |
| V <sub>OH</sub>   | P-port high-level output voltage (2)            |                                  | 1.65 V           | 1.1  |                    |      | V    |
|                   |                                                 | 10 77 0                          | 2.3 V            | 1.7  |                    |      |      |
|                   |                                                 | I <sub>OH</sub> = -10 mA         | 3 V              | 2.5  |                    |      |      |
|                   |                                                 |                                  | 4.5 V            | 4    |                    |      |      |
|                   | SDA <sup>(3)</sup>                              | V <sub>OL</sub> = 0.4 V          | 1.65 V to 5.5 V  | 3    | 11                 |      |      |
|                   |                                                 | V <sub>OL</sub> = 0.5 V          | 1.65 V           | 8    | 10                 |      | mA   |
|                   |                                                 |                                  | 2.3 V            | 8    | 13                 |      |      |
|                   |                                                 |                                  | 3 V              | 8    | 15                 |      |      |
|                   | D +(4)                                          |                                  | 4.5 V            | 8    | 17                 |      |      |
| l <sub>OL</sub>   | P port <sup>(4)</sup>                           |                                  | 1.65 V           | 10   | 14                 |      |      |
|                   |                                                 |                                  | 2.3 V            | 10   | 17                 |      |      |
|                   |                                                 | V <sub>OL</sub> = 0.7 V          | 3 V              | 10   | 20                 |      |      |
|                   |                                                 |                                  | 4.5 V            | 10   | 24                 |      |      |
|                   | ĪNT (5)                                         | V <sub>OL</sub> = 0.4 V          | 1.65 V to 5.5 V  | 3    | 7                  |      |      |
|                   | SCL, SDA                                        | V V TO CNID                      | 4.05.1/4- 5.5.1/ |      |                    | ±1   | ^    |
| l <sub>l</sub>    | A2-A0                                           | $V_I = V_{CC}$ or GND            | 1.65 V to 5.5 V  |      |                    | ±1   | μΑ   |
| I <sub>IH</sub>   | P port                                          | V <sub>I</sub> = V <sub>CC</sub> | 1.65 V to 5.5 V  |      |                    | 1    | μА   |
| I <sub>IL</sub>   | P port                                          | V <sub>I</sub> = GND             | 1.65 V to 5.5 V  |      |                    | -100 | μΑ   |

<sup>(1)</sup> All typical values are at nominal supply voltage (1.8-, 2.5-, 3.3-, or 5-V  $V_{CC}$ ) and  $T_A = 25$ °C.

<sup>(2)</sup> Each P-port I/O configured as a high output must be externally limited to a maximum of 10 mA, and the total current sourced by all I/Os (P-ports P7-P0) through V<sub>CC</sub> must be limited to a maximum current of 80 mA.

<sup>(3)</sup> The SDA pin must be externally limited to a maximum of 12 mA, and the total current sunk by all I/Os (P-ports P7-P0, INT, and SDA) through GND must be limited to a maximum current of 200 mA.

<sup>(4)</sup> Each P-port I/O configured as a low output must be externally limited to a maximum of 25 mA, and the total current sunk by all I/Os (P-ports P7-P0, INT, and SDA) through GND must be limited to a maximum current of 200 mA.

<sup>(5)</sup> The INT pin must be externally limited to a maximum of 7 mA, and the total current sunk by all I/Os (P-ports P7-P0, INT, and SDA) through GND must be limited to a maximum current of 200 mA.



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER      | TEST                               | CONDITIONS                                            | V <sub>CC</sub> | MIN TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------|----------------|------------------------------------|-------------------------------------------------------|-----------------|------------------------|-----|------|
|                     |                |                                    |                                                       | 5.5 V           | 34                     |     |      |
|                     | Operating mode | $V_I = V_{CC}$ or GND, $I_O =$     | 0, I/O = inputs,                                      | 3.6 V           | 15                     |     |      |
|                     | Operating mode | f <sub>SCL</sub> = 400 kHz, no loa | ıd                                                    | 2.7 V           | 9                      |     |      |
|                     |                |                                    |                                                       | 1.95 V          | 5                      |     | ^    |
|                     |                |                                    |                                                       | 5.5 V           | 1.9                    | 3.5 | μА   |
|                     |                |                                    | W W                                                   | 3.6 V           | 1.1                    | 1.8 |      |
| I <sub>CC</sub>     |                |                                    | $V_I = V_{CC}$                                        | 2.7 V           | 1                      | 1.6 |      |
|                     |                | I/O = inputs,                      | $I/O = inputs,$ $f_{SCL} = 0 \text{ kHz}$ $V_I = GND$ | 1.95 V          | 0.4                    | 1   |      |
|                     |                | f <sub>SCL</sub> = 0 kHz           |                                                       | 5.5 V           | 0.45                   | 0.7 |      |
|                     |                |                                    |                                                       | 3.6 V           | 0.3                    | 0.6 |      |
|                     |                |                                    |                                                       | 2.7 V           | 0.23                   | 0.5 | mA   |
|                     |                |                                    |                                                       | 1.95 V          | 0.23                   | 0.5 |      |
| Ci                  | SCL            | $V_I = V_{CC}$ or GND              | <u>,                                      </u>        | 1.65 V to 5.5 V | 3                      | 8   | pF   |
| C <sub>io</sub> SDA | V V or CND     |                                    | 1 CE V to E E V                                       | 5.5             | 9.5                    |     |      |
| C <sub>io</sub>     | P port         | $V_{IO} = V_{CC}$ or GND           |                                                       | 1.65 V to 5.5 V | 8                      | 9.5 | pF   |



# 6.6 I<sup>2</sup>C Interface Timing Requirements

over operating free-air temperature range (unless otherwise noted) (see Figure 11)

| · .                   |                                             | Tarige (unless otherwise rioted) (see       | MIN                               | MAX  | UNIT |
|-----------------------|---------------------------------------------|---------------------------------------------|-----------------------------------|------|------|
| STANDAR               | D MODE                                      |                                             | 1                                 |      |      |
| f <sub>scl</sub>      | I <sup>2</sup> C clock frequency            |                                             | 0                                 | 100  | kHz  |
| t <sub>sch</sub>      | I <sup>2</sup> C clock high time            |                                             | 4                                 |      | μs   |
| t <sub>scl</sub>      | I <sup>2</sup> C clock low time             |                                             | 4.7                               |      | μs   |
| t <sub>sp</sub>       | I <sup>2</sup> C spike time                 |                                             |                                   | 50   | ns   |
| t <sub>sds</sub>      | I <sup>2</sup> C serial-data setup time     |                                             | 250                               |      | ns   |
| t <sub>sdh</sub>      | I <sup>2</sup> C serial-data hold time      |                                             | 0                                 |      | ns   |
| t <sub>icr</sub>      | I <sup>2</sup> C input rise time            |                                             |                                   | 1000 | ns   |
| $t_{\text{icf}}$      | I <sup>2</sup> C input fall time            |                                             |                                   | 300  | ns   |
| t <sub>ocf</sub>      | I <sup>2</sup> C output fall time           | 10-pF to 400-pF bus                         |                                   | 300  | ns   |
| t <sub>buf</sub>      | I <sup>2</sup> C bus free time between S    | top and Start                               | 4.7                               |      | μs   |
| t <sub>sts</sub>      | I <sup>2</sup> C Start or repeated Start or | ondition setup                              | 4.7                               |      | μs   |
| t <sub>sth</sub>      | I <sup>2</sup> C Start or repeated Start or | ondition hold                               | 4                                 |      | μs   |
| $t_{\text{sps}}$      | I <sup>2</sup> C Stop condition setup       |                                             | 4                                 |      | μs   |
| t <sub>vd(data)</sub> | Valid data time                             | SCL low to SDA output valid                 |                                   | 3.45 | ns   |
| $t_{\text{vd(ack)}}$  | Valid data time of ACK condition            | ACK signal from SCL low to SDA (out) low    |                                   | 3.45 | μs   |
| C <sub>b</sub>        | I <sup>2</sup> C bus capacitive load        |                                             |                                   | 400  | pF   |
| FAST MOD              | DE                                          |                                             |                                   |      |      |
| $f_{\text{scl}}$      | I <sup>2</sup> C clock frequency            |                                             | 0                                 | 400  | kHz  |
| t <sub>sch</sub>      | I <sup>2</sup> C clock high time            |                                             | 0.6                               |      | μs   |
| t <sub>scl</sub>      | I <sup>2</sup> C clock low time             |                                             | 1.3                               |      | μs   |
| $t_{sp}$              | I <sup>2</sup> C spike time                 |                                             |                                   | 50   | ns   |
| $t_{\text{sds}}$      | I <sup>2</sup> C serial-data setup time     |                                             | 100                               |      | ns   |
| $t_{\rm sdh}$         | I <sup>2</sup> C serial-data hold time      |                                             | 0                                 |      | ns   |
| t <sub>icr</sub>      | I <sup>2</sup> C input rise time            |                                             | 20                                | 300  | ns   |
| t <sub>icf</sub>      | I <sup>2</sup> C input fall time            |                                             | 20 × (V <sub>DD</sub> / 5.5<br>V) | 300  | ns   |
| t <sub>ocf</sub>      | I <sup>2</sup> C output fall time           | 10-pF to 400-pF bus                         | 20 × (V <sub>DD</sub> / 5.5<br>V) | 300  | ns   |
| t <sub>buf</sub>      | I <sup>2</sup> C bus free time between S    | top and Start                               | 1.3                               |      | μs   |
| t <sub>sts</sub>      | I <sup>2</sup> C Start or repeated Start or | ondition setup                              | 0.6                               |      | μs   |
| t <sub>sth</sub>      | I <sup>2</sup> C Start or repeated Start or | ondition hold                               | 0.6                               |      | μs   |
| t <sub>sps</sub>      | I <sup>2</sup> C Stop condition setup       |                                             | 0.6                               |      | μs   |
| t <sub>vd(data)</sub> | Valid data time                             | SCL low to SDA output valid                 |                                   | 0.9  | ns   |
| t <sub>vd(ack)</sub>  | Valid data time of ACK condition            | ACK signal from SCL low to<br>SDA (out) low |                                   | 0.9  | μs   |
| C <sub>b</sub>        | I <sup>2</sup> C bus capacitive load        |                                             |                                   | 400  | pF   |

# 6.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted) (see Figure 12 and Figure 13)

|                 | PARAMETER                  | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT |
|-----------------|----------------------------|-----------------|----------------|-----|-----|------|
| STA             | NDARD MODE and FAST MODE   |                 |                |     |     |      |
| $t_{iv}$        | Interrupt valid time       | P port          | ĪNT            |     | 4   | μs   |
| t <sub>ir</sub> | Interrupt reset delay time | SCL             | ĪNT            |     | 4   | μs   |
| t <sub>pv</sub> | Output data valid          | SCL             | P7-P0          |     | 350 | ns   |
| t <sub>ps</sub> | Input data setup time      | P port          | SCL            | 100 |     | ns   |
| t <sub>ph</sub> | Input data hold time       | P port          | SCL            | 1   |     | μS   |



# 6.8 Typical Characteristics

 $T_A = 25$ °C (unless otherwise noted)



Copyright © 2010–2017, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

 $T_A = 25$ °C (unless otherwise noted)





Figure 7. Source Current (I<sub>OH</sub>) vs Output High Voltage (V<sub>OH</sub>) for P-Ports at Four Supply Voltages

Figure 8. Output High Voltage (V<sub>CC</sub>) vs Supply Voltage (V<sub>CC</sub>) for P-Ports





Figure 9. Supply Current ( $I_{CC}$ ) vs Number of I/Os Held Low (#)

Figure 10.  $\Delta$  I<sub>CC</sub> vs Temperature for Different V<sub>CC</sub> (V<sub>I</sub> = V<sub>CC</sub> - 0.6 V)

Submit Documentation Feedback

Copyright © 2010–2017, Texas Instruments Incorporated



## 7 Parameter Measurement Information



SDA LOAD CONFIGURATION



**VOLTAGE WAVEFORMS** 

| BYTE | DESCRIPTION              |
|------|--------------------------|
| 1    | I <sup>2</sup> C address |
| 2, 3 | P-port data              |

- A.  $C_L$  includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50~\Omega$ ,  $t_r/t_f~\leq$  30 ns.
- C. All parameters and waveforms are not applicable to all devices.

Figure 11. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms



# **Parameter Measurement Information (continued)**



**Interupt Load Configuration** 





- C<sub>L</sub> includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_r/t_f \leq$  30 ns.
- C. All parameters and waveforms are not applicable to all devices.

Figure 12. Interrupt Load Circuit and Voltage Waveforms



# **Parameter Measurement Information (continued)**



#### P-PORT LOAD CONFIGURATION



WRITE MODE  $(R/\overline{W} = 0)$ 



- A. C<sub>L</sub> includes probe and jig capacitance.
- B.  $~t_{pv}$  is measured from 0.7 x  $V_{CC}$  on SCL to 50% I/O (Pn) output.
- C. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_r/t_f \leq$  30 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 13. P-Port Load Circuit and Voltage Waveforms



# 8 Detailed Description

#### 8.1 Overview

The TCA9554A is an 8-bit I/O expander for the two-line bidirectional bus ( $I^2C$ ) is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation. It provides general-purpose remote I/O expansion for most micro-controller families via the  $I^2C$  interface (serial clock, SCL, and serial data, SDA, pins).

The TCA9554A open-drain interrupt ( $\overline{\text{INT}}$ ) output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system master that an input state has changed. The  $\overline{\text{INT}}$  pin can be connected to the interrupt input of a micro-controller. By sending an interrupt signal on this line, the remote I/O can inform the micro-controller if there is incoming data on its ports without having to communicate via the I2C bus. Thus, the TCA9554A can remain a simple slave device. The device outputs (latched) have high-current drive capability for directly driving LEDs.

Three hardware pins (A0, A1, and A2) are used to program and vary the fixed I<sup>2</sup>C slave address and allow up to eight devices to share the same I<sup>2</sup>C bus or SMBus.

The system master can reset the TCA9554A in the event of a timeout or other improper operation by cycling the power supply and causing a power-on reset (POR). A reset puts the registers in their default state and initializes the I<sup>2</sup>C /SMBus state machine.

The TCA9554A consists of one 8-bit Configuration (input or output selection), Input Port, Output Port, and Polarity Inversion (active high or active low) registers. At power on, the I/Os are configured as inputs. However, the system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding Input Port or Output Port register. The polarity of the Input Port register can be inverted with the Polarity Inversion register. All registers can be read by the system master.

The TCA9554A and TCA9554 are identical except for their fixed I<sup>2</sup>C address. This allows for up to 16 of these devices (8 of each) on the same I<sup>2</sup>C/SMBus.

The TCA9554A is identical to the TCA9534A except for the addition of the internal I/O pull-up resistors, which keeps P-ports from floating when configured as inputs.



# 8.2 Functional Block Diagram



Pin numbers shown are for the PW package.

Figure 14. Functional Block Diagram

# TEXAS INSTRUMENTS

#### Functional Block Diagram (continued)



At power-on reset, all registers return to default values.

Figure 15. Simplified Schematic Of P0 To P7

#### 8.3 Feature Description

#### 8.3.1 I/O Port

When an I/O is configured as an input, FETs Q1 and Q2 are off, creating a high-impedance input with a weak pull-up (100 k $\Omega$  typical) to V<sub>CC</sub>. The input voltage may be raised above V<sub>CC</sub> to a maximum of 5.5 V, however it must be noted that because of the integrated 100 k $\Omega$  pull-up resistor it may result in current flow from I/O to VCC pin (Figure 15).

If the I/O is configured as an output, Q1 or Q2 is enabled depending on the state of the output port register. In this case, there are low impedance paths between the I/O pin and either  $V_{CC}$  or GND. The external voltage applied to this I/O pin must not exceed the recommended levels for proper operation.

## 8.3.2 Interrupt Output (INT)

An interrupt is generated by any rising or falling edge of any P-port I/O configured as an input. After time  $t_{iv}$ , the signal  $\overline{INT}$  is valid. Resetting the interrupt circuit is achieved when data on the ports is changed back to the original state or when data is read from the Input Port register. Resetting occurs in the read mode at the acknowledge (ACK) bit after the rising edge of the SCL signal. Interrupts that occur during the ACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as an interrupt on the  $\overline{INT}$  pin.

Reading from or writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur if the state of the pin does not match the contents of the Input Port register.



#### **Feature Description (continued)**

The INT output has an open-drain structure and requires pull-up resistor to V<sub>CC</sub>.

#### 8.4 Device Functional Modes

#### 8.4.1 Power-On Reset

When power (from 0 V) is applied to VCC, an internal power-on reset holds the TCA9554A in a reset condition until  $V_{CC}$  has reached  $V_{PORR}$ . At that point, the reset condition is released and the TCA9554A registers and SMBus/I<sup>2</sup>C state machine initializes to their default states. After that,  $V_{CC}$  must be lowered to below  $V_{PORF}$  and then back up to the operating voltage for a power-on reset cycle.

## 8.5 Programming

#### 8.5.1 I<sup>2</sup>C Interface

The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply through a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

 $I^2C$  communication with this device is initiated by a master sending a Start condition, a high-to-low transition on the SDA input/output while the SCL input is high (see Figure 16). After the Start condition, the device address byte is sent, most significant bit (MSB) first, including the data direction bit (R/W).

After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA inputoutput during the high of the ACK-related clock pulse. The address inputs (A0–A2) of the slave device must not be changed between the Start and the Stop conditions.

On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (Start or Stop) (see Figure 17).

A Stop condition, a low-to-high transition on the SDA input-output while the SCL input is high, is sent by the master (see Figure 16).

Any number of data bytes can be transferred from the transmitter to receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 18). When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation.

A master receiver signals an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a Stop condition.



Figure 16. Definition of Start and Stop Conditions



# **Programming (continued)**



Figure 17. Bit Transfer



Figure 18. Acknowledgment on I<sup>2</sup>C Bus

Table 1 shows the TCA9554A interface definition.

**Table 1. Interface Definition Table** 

| ВҮТЕ                           | BIT     |    |    |    |    |    |    |         |  |  |  |
|--------------------------------|---------|----|----|----|----|----|----|---------|--|--|--|
| DIIE                           | 7 (MSB) | 6  | 5  | 4  | 3  | 2  | 1  | 0 (LSB) |  |  |  |
| I <sup>2</sup> C slave address | L       | Н  | Н  | Н  | A2 | A1 | A0 | R/W     |  |  |  |
| Px I/O data bus                | P7      | P6 | P5 | P4 | P3 | P2 | P1 | P0      |  |  |  |



#### 8.6 Register Maps

#### 8.6.1 Device Address

Figure 19 shows the address byte of the TCA9554A.



Figure 19. TCA9554A Address

**Table 2. Address Reference** 

Table 2 shows the address reference of the TCA9554A.

|    | INPUTS |   | I <sup>2</sup> C BUS SLAVE ADDRESS |
|----|--------|---|------------------------------------|
| A2 | A1 A0  |   | 1 C BOS SLAVE ADDRESS              |
| L  | L      | L | 56 (decimal), 38 (hexadecimal)     |
| L  | L      | Н | 57 (decimal), 39 (hexadecimal)     |
| L  | Н      | L | 58 (decimal), 3A (hexadecimal)     |
| L  | Н      | Н | 59 (decimal), 3B (hexadecimal)     |
| Н  | L      | L | 60 (decimal), 3C (hexadecimal)     |
| Н  | L      | Н | 61 (decimal), 3D (hexadecimal)     |
| Н  | Н      | L | 62 (decimal), 3E (hexadecimal)     |
| Н  | Н      | Н | 63 (decimal), 3F (hexadecimal)     |

The last bit of the slave address defines the operation (read or write) to be performed. When it is high (1), a read is selected, while a low (0) selects a write operation.

#### 8.6.2 Control Register and Command Byte

Following the successful Acknowledgment of the address byte, the bus master sends a command byte that is stored in the control register in the TCA9554A (see Figure 20). Two bits of this command byte state the operation (read or write) and the internal register (input, output, polarity inversion or configuration) that are affected. This register can be written or read through the l<sup>2</sup>C bus. The command byte is sent only during a write transmission.

Once a command byte has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent. Figure 20 shows the TCA9554A control register bits and Table 3 shows the command byte.



Figure 20. Control Register Bits

**Table 3. Command Byte Table** 

| CONTROL REG | ISTER BITS | COMMAND BYTE | REGISTER           | PROTOCOL        | POWER-UP DEFAULT |  |
|-------------|------------|--------------|--------------------|-----------------|------------------|--|
| B1          | В0         | (HEX)        | REGISTER           | PROTOCOL        | TOWER-OF BETAGET |  |
| 0           | 0          | 0x00         | Input Port         | Read byte       | XXXX XXXX        |  |
| 0           | 1          | 0x01         | Output Port        | Read/write byte | 1111 1111        |  |
| 1           | 0          | 0x02         | Polarity Inversion | Read/write byte | 0000 0000        |  |
| 1           | 1          | 0x03         | Configuration      | Read/write byte | 1111 1111        |  |



#### 8.6.3 Register Descriptions

The Input Port register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level.

Before a read operation, a write transmission is sent with the command byte to indicate to the I<sup>2</sup>C device that the Input Port register is accessed next. See Table 4.

Table 4. Register 0 (Input Port Register) Table

| BIT     | 17 | 16 | 15 | 14 | 13 | 12 | I1 | 10 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | X  | X  | Χ  | X  | X  | Χ  | X  | X  |

The Output Port register (register 1) shows the outgoing logic levels of the pins defined as outputs by the Configuration register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value. See Table 5.

Table 5. Register 1 (Output Port Register) Table

| BIT     | 07 | O6 | O5 | 04 | О3 | O2 | O1 | 00 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

The Polarity Inversion register (register 2) allows polarity inversion of pins defined as inputs by the Configuration register. If a bit in this register is set (written with 1), the corresponding port pin polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin original polarity is retained. See Table 6.

Table 6. Register 2 (Polarity Inversion Register) Table

| BIT     | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

The Configuration register (register 3) configures the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with a high-impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output. See Table 7.

Table 7. Register 3 (Configuration Register) Table

| BIT     | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |



#### 8.6.3.1 Bus Transactions

Data is exchanged between the master and the TCA9554A through write and read commands.

#### 8.6.3.1.1 Writes

To write on the I<sup>2</sup>C <u>bus</u>, the master sends a START condition on the bus with the address of the slave, as well as the last bit (the R/W bit) set to 0, which signifies a write. After the slave sends the acknowledge bit, the master then sends the register address of the register to which it wishes to write. The slave acknowledges again, letting the master know it is ready. After this, the master starts sending the register data to the slave until the master has sent all the data necessary (which is sometimes only a single byte), and the master terminates the transmission with a STOP condition. Note that the command byte/register address does NOT automatically increment. Writing multiple bytes during a write results in the last byte sent being stored in the register.

See the *Register Descriptions* section to see list of the TCA9554A's internal registers and a description of each one

Figure 21 shows an example of writing a single byte to a slave register.



#### Write to one register in a device



Figure 21. Write to Register

Figure 22 shows an example of writing to the ploarity inversion register.





Figure 22. Write to the Polarity Inversion Register

Figure 23 shows an example of writingto output port register.



Figure 23. Write to Output Port Register

#### 8.6.3.1.2 Reads

The bus master first must send the TCA9554A address with the LSB set to a logic 0 (see Figure 19 for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again but, this time, the LSB is set to a logic 1. Data from the register defined by the command byte then is sent by the TCA9554A (see Figure 25). The command byte does not increment automatically. If multiple bytes are read, data from the specified command byte/register is going to be continuously read.

See the *Register Descriptions* section for the list of the TCA9554A's internal registers and a description of each one.

Figure 24 shows an example of reading a single byte from a slave register.

Master controls SDA line
Slave controls SDA line

#### Read from one register in a device



Figure 24. Read from Register

After a restart, the value of the register defined by the command byte matches the register being accessed when the restart occurred. Data is clocked into the register on the rising edge of the ACK clock pulse. After the first byte, additional bytes may be read, but the same register specified by the command byte is read.

Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data.





- A. Transfer of data can be stopped at any time by a Stop condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte previously has been set to 00 (Read Input Port register).
- B. This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port (see Figure 24 for these details).

Figure 25. Read Input Port Register



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

Applications of the TCA9554A has this device connected as a slave to an I<sup>2</sup>C master (processor), and the I<sup>2</sup>C bus may contain any number of other slave devices. The TCA9554A is typically in a remote location from the master, placed close to the GPIOs to which the master must monitor or control. IO Expanders such as the TCA9554A are typically used for controlling LEDs (for feedback or status lights), controlling enable or reset signals of other devices, and even reading the outputs of other devices or buttons.

#### 9.2 Typical Application

Figure 26 shows an application in which the TCA9554A can be used.



- (1) The SCL and SDA pins must be tied directly to VCC because if SCL and SDA are tied to an auxiliary power supply that can be powered on while VCC is powered off, then the supply current, ICC, increases as a result.
- (2) Device address is configured as 0111000 for this example.
- (3) P0, P2, and P3 are configured as outputs.
- (4) P1, P4, and P5 are configured as inputs.
- (5) P6 and P7 are not used and have internal 100-kΩ pullup resistors to protect them from floating.

Figure 26. Application Schematic

Copyright © 2010–2017, Texas Instruments Incorporated Product Folder Links: *TCA9554A* 



#### Typical Application (continued)

#### 9.2.1 Design Requirements

#### 9.2.1.1 Calculating Junction Temperature and Power Dissipation

When designing with this device, it is important that the *Recommended Operating Conditions* not be violated. Many of the parameters of this device are rated based on junction temperature. So junction temperature must be calculated in order to verify that safe operation of the device is met. The basic equation for junction temperature is shown in Equation 1.

$$T_{j} = T_{A} + (\theta_{JA} \times P_{d})$$
 (1)

 $\theta_{JA}$  is the standard junction to ambient thermal resistance measurement of the package, as seen in *Thermal Information* table.  $P_d$  is the total power dissipation of the device, and the approximation is shown in Equation 2.

$$P_{d} \approx \left(I_{CC\_STATIC} \times V_{CC}\right) + \sum P_{d\_PORT\_L} + \sum P_{d\_PORT\_H}$$
(2)

Equation 2 is the approximation of power dissipation in the device. The equation is the static power plus the summation of power dissipated by each port (with a different equation based on if the port is outputting high, or outputting low. If the port is set as an input, then power dissipation is the input leakage of the pin multiplied by the voltage on the pin). Note that this ignores power dissipation in the INT and SDA pins, assuming these transients to be small. They can easily be included in the power dissipation calculation by using Equation 3 to calculate the power dissipation in INT or SDA while they are pulling low, and this gives maximum power dissipation.

$$P_{d\_PORT\_L} = (I_{OL} \times V_{OL})$$
(3)

Equation 3 shows the power dissipation for a single port which is set to output low. The power dissipated by the port is the  $V_{OL}$  of the port multiplied by the current it is sinking.

$$P_{d\_PORT\_H} = \left(I_{OH} \times (V_{CC} - V_{OH})\right)$$
(4)

Equation 4 shows the power dissipation for a single port which is set to output high. The power dissipated by the port is the current sourced by the port multiplied by the voltage drop across the device (difference between V<sub>CC</sub> and the output voltage).

#### 9.2.1.2 Minimizing I<sub>CC</sub> When I/Os Control LEDs

When the I/Os are used to control LEDs, normally they are connected to  $V_{CC}$  through a resistor as shown in Figure 26. For a P-port configured as an input,  $I_{CC}$  increases as  $V_I$  becomes lower than  $V_{CC}$ . The LED is a diode, with threshold voltage  $V_T$ , and when a P-port is configured as an input the LED is off but  $V_I$  is a  $V_T$  drop below  $V_{CC}$ .

For battery-powered applications, it is essential that the voltage of P-ports controlling LEDs is greater than or equal to  $V_{CC}$  when the P-ports are configured as input to minimize current consumption. Figure 27 shows a high-value resistor in parallel with the LED. Figure 28 shows  $V_{CC}$  less than the LED supply voltage by at least  $V_T$ . Both of these methods maintain the I/O  $V_I$  at or above  $V_{CC}$  and prevents additional supply current consumption when the P-port is configured as an input and the LED is off.

The TCA9554A has an integrated 100-k $\Omega$  pull-up resistor, so there is no need for an external pull-up.



Figure 27. High-Value Resistor in Parallel With LED



#### **Typical Application (continued)**



Figure 28. Device Supplied by a Lower Voltage

#### 9.2.2 Detailed Design Procedure

The pull-up resistors,  $R_P$ , for the SCL and SDA lines need to be selected appropriately and take into consideration the total capacitance of all slaves on the  $I^2C$  bus. The minimum pull-up resistance is a function of  $V_{CC}$ ,  $V_{OL,(max)}$ , and  $I_{OL}$  as shown in Equation 5.

$$R_{p(min)} = \frac{V_{CC} - V_{OL(max)}}{I_{OL}}$$
(5)

The maximum pull-up resistance is a function of the maximum rise time,  $t_r$  (300 ns for fast-mode operation,  $f_{SCL} = 400$  kHz) and bus capacitance,  $C_b$  as shown in Equation 6.

$$R_{p(max)} = \frac{t_r}{0.8473 \times C_b} \tag{6}$$

The maximum bus capacitance for an  $I^2C$  bus must not exceed 400 pF for standard-mode or fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the TCA9554A,  $C_i$  for SCL or  $C_{io}$  for SDA, the capacitance of wires, connections, traces, and the capacitance of additional slaves on the bus.

#### 9.2.3 Application Curves





# 10 Power Supply Recommendations

#### 10.1 Power-On Reset Requirements

In the event of a glitch or data corruption, the TCA9554A can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

The power-on reset is shown in Figure 31.



Figure 31. V<sub>CC</sub> is Lowered Below the POR Threshold, then Ramped Back Up to V<sub>CC</sub>

Table 8 specifies the performance of the power-on reset feature for the TCA9554A.

Table 8. Recommended Supply Sequencing and Ramp Rates (1)

|                     | PARAMETER                                                                                                         |               | MIN | MAX  | UNIT |
|---------------------|-------------------------------------------------------------------------------------------------------------------|---------------|-----|------|------|
| V <sub>CC_FT</sub>  | Fall rate                                                                                                         | See Figure 31 | 1   | 2000 | ms   |
| V <sub>CC_RT</sub>  | Rise rate                                                                                                         | See Figure 31 | 0.1 | 2000 | ms   |
| V <sub>CC_TRR</sub> | Time to re-ramp (when $V_{CC}$ drops to $V_{POR\_MIN}$ – 50 mV or when $V_{CC}$ drops to GND)                     | See Figure 31 | 2   |      | μS   |
| V <sub>CC_GH</sub>  | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CC\_GW}$ = 1 $\mu s$      | See Figure 32 |     | 1.2  | V    |
| V <sub>CC_MV</sub>  | The minimum voltage that $V_{CC}$ can glitch down to without causing a reset ( $V_{CC\_GH}$ must not be violated) | See Figure 32 | 1.5 |      | V    |
| V <sub>CC_GW</sub>  | Glitch width that does not cause a functional disruption when $V_{\text{CC\_GH}} = 0.5 \times V_{\text{CC}}$      | See Figure 32 |     | 10   | μS   |

<sup>(1)</sup> All supply sequencing and ramp rate values are measured at  $T_A = 25^{\circ}C$ 

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(V_{CC\_GW})$  and height  $(V_{CC\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 32 and Table 8 provide more information on how to measure these specifications.



Figure 32. Glitch Width and Glitch Height



 $V_{PORR}$  is critical to the power-on reset.  $V_{PORR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of power-on-reset voltage differs based on the  $V_{CC}$  being lowered to or from 0 ( $V_{PORR}$  or  $V_{PORF}$ ). Figure 33 and Table 8 provide more details on this specification.



Figure 33. Waveform Describing V<sub>CC</sub> Voltage Level at Which Power-On-Reset Occurs

Submit Documentation Feedback



#### 11 Layout

#### 11.1 Layout Guidelines

For printed circuit board (PCB) layout of the TCA9554A, common PCB layout practices must be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds.

In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. These capacitors must be placed as close to the TCA9554A as possible. These best practices are shown in Figure 34.

For the layout example provided in Figure 34, it is possible to fabricate a PCB with only 2 layers by using the top layer for signal routing and the bottom layer as a split plane for power ( $V_{CC}$ ) and ground (GND). However, a 4 layer board is preferable for boards with higher density signal routing. On a 4 layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to  $V_{CC}$  or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, but this technique is not demonstrated in Figure 34.

#### 11.2 Layout Example



Figure 34. TCA9554A Layout



# 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- I2C Pull-up Resistor Calculation
- Maximum Clock Frequency of I2C Bus Using Repeaters
- Introduction to Logic
- Understanding the I2C Bus
- Choosing the Correct I2C Device for New Designs
- I/O Expander EVM User's Guide

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





9-Feb-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------|
| TCA9554ADBQR     | ACTIVE | SSOP         | DBQ                | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | 9554A                | Samples |
| TCA9554ADBR      | ACTIVE | SSOP         | DB                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 85    | TD554A               | Samples |
| TCA9554ADWR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 85    | TCA9554A             | Samples |
| TCA9554ADWT      | ACTIVE | SOIC         | DW                 | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 85    | TCA9554A             | Samples |
| TCA9554APWR      | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 85    | PW554A               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

9-Feb-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 9-Feb-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| "All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TCA9554ADBQR                | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TCA9554ADBR                 | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |
| TCA9554ADWR                 | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| TCA9554ADWT                 | SOIC            | DW                 | 16 | 250  | 180.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| TCA9554APWR                 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 9-Feb-2017



\*All dimensions are nominal

| 7 til difficiono dio ficininal |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TCA9554ADBQR                   | SSOP         | DBQ             | 16   | 2500 | 340.5       | 338.1      | 20.6        |
| TCA9554ADBR                    | SSOP         | DB              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| TCA9554ADWR                    | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| TCA9554ADWT                    | SOIC         | DW              | 16   | 250  | 213.0       | 191.0      | 55.0        |
| TCA9554APWR                    | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

PW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# DB (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

SMALL OUTLINE INTEGRATED CIRCUIT



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040000-2/H





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.