



THS6184

www.ti.com

SLLS635D-AUGUST 2005-REVISED JANUARY 2009

## DUAL-PORT, LOW-POWER DIFFERENTIAL **xDSL LINE DRIVER AMPLIFIERS**

### FEATURES

- Trimmed Low-Power Consumption
  - 4.2-mA/amp Full Bias Mode; 4.8 mA Max
  - 3.2-mA/amp Mid Bias Mode; 3.7 mA Max
  - 2.15-mA/amp Low Bias Mode; 2.5 mA Max
  - Shutdown Mode and I<sub>ADJ</sub> Pin for Variable Bias
- Low Noise
  - 3-nV/\/Hz Voltage Noise
  - 5.9-pA/\(\sqrt{Hz}\) Inverting Current Noise
  - 1.2-pA/\(\sqrt{Hz}\) Noninverting Current Noise
- Low MTPR Distortion
  - –74 dB with ADSL and ADSL2
  - –71 dB with ADSL2+ and –70 dB with ADSL2++
- -83 dBc THD (1 MHz, 100-Ω Differential)
- High Output Current: >415 mA (25-Ω Load)
- Wide Output Swing: 44 V<sub>PP</sub> (±12-V, 200-Ω Differential)
- Wide Bandwidth: 30 MHz (Gain = 5)
- Wide Power Supply Range: ±4 V to ±16 V

### APPLICATIONS

ÆΛ

Ideal For Power Sensitive, High Density ADSL, ADSL2, ADSL2+, and ADSL2++ Systems

## DESCRIPTION

The THS6184 is a dual-port, low-power current feedback differential line driver amplifier system ideal for xDSL systems. Its extremely low-power dissipation is ideal for ADSL, ADSL2, ADSL2+, and ADSL2++ systems that must achieve high densities in ADSL central office applications by combining two ports, or four amplifiers, into one package.

The unique architecture of the THS6184 allows the trimmed quiescent current to be much lower than existing line drivers while still achieving high linearity. Distortion at these low-power levels is good with -83-dBc THD at 1 MHz with the low bias mode of 4.2 mA/port. Fixed and variable multiple-bias settings of the amplifiers allows for enhanced power savings for line lengths where the full performance of the amplifier is not required.

The wide output swing of 44-V<sub>PP</sub> differentially with ±12-V power supplies coupled with over 415-mA current drive allow for wide dynamic range, keeping distortion minimized. With a low 3-nV/VHz voltage noise coupled with a low 5.9-pA/VHz inverting current noise, the THS6184 increases the sensitivity of the receive signals allowing for better margins and reach.



Figure 1. Typical Line Driver Circuit Using One Port of THS6184

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### THS6184



#### SLLS635D-AUGUST 2005-REVISED JANUARY 2009



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted).

|                                    |                        |                                                                        | UNIT           |  |  |
|------------------------------------|------------------------|------------------------------------------------------------------------|----------------|--|--|
| $V_{\text{S-}}$ to $V_{\text{S+}}$ | Supply voltage         |                                                                        | 33 V           |  |  |
| VI                                 | Input voltage          | ±Vs                                                                    |                |  |  |
| V <sub>ID</sub>                    | Differential input vol | tage                                                                   | ±2 V           |  |  |
| lo                                 | Output current - Sta   | tic DC <sup>(2)</sup>                                                  | ±100 mA        |  |  |
|                                    | Continuous power d     | See Dissipation Rating Table                                           |                |  |  |
| -                                  | Maximum junction te    | emperature, any condition <sup>(3)</sup>                               | 150°C          |  |  |
| IJ                                 | Maximum junction te    | emperature, continuous operation, long term reliability <sup>(4)</sup> | 130°C          |  |  |
| Tstg                               | Storage temperature    | e range                                                                | –65°C to 150°C |  |  |
|                                    | Lead temperature 1,    | 6 mm (1/16 inch) from case for 10 seconds                              | 300°C          |  |  |
|                                    |                        | НВМ                                                                    | 900 V          |  |  |
|                                    | ESD ratings            | CDM                                                                    | 1500 V         |  |  |
|                                    |                        | MM                                                                     | 100 V          |  |  |

(1) Stresses above those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied Exposure to absolute maximum rated conditions for extended periods may degrade device reliability.

(2) The THS6184 incorporates a PowerPAD<sup>™</sup> on the underside of the chip. This acts as a heatsink and must be connected to a thermally dissipating plane for proper power dissipation. Failure to do so may result in exceeding the maximum junction temperature which could permanently damage the device. See TI Technical Brief SLMA002 for more information about utilizing the PowerPAD<sup>™</sup> thermally enhanced package. Under high frequency ac operation (>10 kHz), the short-term output current capability is much greater than the continuous DC output current rating. This short-term output current rating is about 8.5× the dc capability, or about ±850 mA.

(3) The absolute maximum junction temperature under any condition is limited by the constraints of the silicon process.

(4) The absolute maximum junction temperature for continuous operation is limited by the package constraints. Continuous operation above this temperature may result in reduced reliability and/or lifetime of the device.

### **DISSIPATION RATINGS**

| PACKAGE         | θ <sub>JC</sub> (°C/W) | θ <sub>JC</sub> (°C/W) θ <sub>JA</sub> (°C/W) <sup>(1)</sup> |                       | POWER RATING <sup>(2)</sup><br>T <sub>J</sub> = 130°C |  |  |
|-----------------|------------------------|--------------------------------------------------------------|-----------------------|-------------------------------------------------------|--|--|
|                 |                        |                                                              | T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C                                 |  |  |
| QFN-24 (RHF)    | 1.7                    | 32 <sup>(3)</sup>                                            | 3.3 W                 | 1.4 W                                                 |  |  |
| HTSSOP-20 (PWP) | 27.5                   | 45                                                           | 2.3 W                 | 1 W                                                   |  |  |

(1) This data was taken using a 4-layer, 3-inch × 3-inch test PCB with the PowerPAD soldered to the PCB. For high power dissipation applications, soldering the PowerPAD to the PCB is required. Failure to do so may result in reduced reliability and/or lifetime of the device. See TI technical brief SLMA002 for more information about utilizing the PowerPAD thermally enhanced package.

(2) Power rating is determined with a junction temperature of 130°C. This is the point where distortion starts to substantially increase and long-term reliability starts to be reduced. Thermal management of the final PCB should strive to keep the junction temperature at or below 125°C for best performance and reliability.

(3) If the PowerPAD is not soldered to the PCB, the  $\theta_{JA}$  increases to 74°C/W for the RHF package.



www.ti.com

#### PACKAGING/ORDERING INFORMATION<sup>(1)</sup>

| PACKAGED DEVICES <sup>(2)</sup> | DEVICE MARKING | PACKAGE TYPE                      | TRANSPORT MEDIA, QUANTITY |
|---------------------------------|----------------|-----------------------------------|---------------------------|
| THS6184RHFT                     | 6194           | OEN 24                            | Tape and reel, 250        |
| THS6184RHFR                     | 0104           | QFIN-24                           | Tape and reel, 3000       |
| THS6184PWP                      | TUCCIOA        |                                   | Rails, 70                 |
| THS6184PWPR                     | 1030104        | PowerPAD <sup>***</sup> HTSSOF-20 | Tape and reel, 2000       |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

**PIN CONFIGURATION** 

(2) The thermal pad is electrically isolated from all other pins.

#### **RHF** Package (Top View) BIAS-2/D1D2 BIAS-1/D1D2 OUT Ś S Б U U U U U 23 22 21 20 24 D1 IN+ D1 IN-<u>])</u> 1 19 🤇 D2 IN+ <u>)</u> 2 D2 IN-18 🤇 GND <u>)</u> 3 17 D2 OUT ) 4 IADJ 16 🤇 D3 OUT NC こ) 5 D3 IN-15 í D3 IN+ D4 IN-<u>)</u> 6 14 🤇 D4 IN+ D4 OUT 7) 13 🤇 9 10 11 12 8 ( ) $\left( \right)$ ( )( )( )BIAS-2/D3D4 BIAS-1/D3D4 ^S+ S S



See Notes

NC – No internal connection See Notes

- A. The THS6184 defaults to the FULL BIAS state if no signal is present on the BIAS pins.
- B. The PowerPAD is electrically isolated from all other pins and can be connected to any potential voltage range from  $V_{S-}$  to  $V_{S+}$ . Typically, the PowerPAD is connected to the GND plane as this plane tends to be physically the largest and able to dissipate the most amount of heat.
- C. The GND pin range is from V<sub>S-</sub> to (V<sub>S+</sub> 2.5 V).
- D. The I<sub>ADJ</sub> (RHF pin 4, PWP pin 6) must be connected to GND (RHF pin 3, PWP pin 5) for full bias as used in the specification tables.

#### **RECOMMENDED OPERATING CONDITIONS**

Over operating free-air temperature range (unless otherwise noted).

|                                     |                    |                                                 | MIN | MAX | UNIT |
|-------------------------------------|--------------------|-------------------------------------------------|-----|-----|------|
| V to V                              |                    | Dual supply                                     | ±4  | ±16 | V    |
| v <sub>S</sub> _ 10 v <sub>S+</sub> | Supply vollage     | Single supply                                   | 8   | 32  | v    |
| T <sub>A</sub>                      | Operating free-air | temperature                                     | -40 | 85  | ŝ    |
| TJ                                  | Operating junction | n temperature, continuous operating temperature | -40 | 130 | C    |

Copyright © 2005–2009, Texas Instruments Incorporated



www.ti.com

### **ELECTRICAL CHARACTERISTICS**

At  $V_{S} = \pm 12$  V:  $R_{F} = 3 \text{ k}\Omega$ ,  $R_{L} = 50 \Omega$ , G = 5,  $R_{adj} = 0 \Omega$ , full bias (unless otherwise noted) each amplifier independently tested.

|                                             |                     |                                   |                      | ТҮР    | OVER TEMPERATUR |                | ATURE            |        |             |
|---------------------------------------------|---------------------|-----------------------------------|----------------------|--------|-----------------|----------------|------------------|--------|-------------|
| PARAN                                       | IETER               | CONDITIONS                        |                      | 25°C   | 25°C            | 0°C to<br>70°C | -40°C to<br>85°C | UNITS  | MIN/<br>MAX |
| AC PERFORMANCE                              |                     |                                   |                      |        |                 |                |                  |        |             |
|                                             |                     | $G = 1, R_F = 4 \ k\Omega$        |                      | 50     |                 |                |                  |        |             |
| Small-signal bandwidth,                     |                     | $G = 2, R_F = 3.5 ks$             | Ω                    | 40     |                 |                |                  | Muz    | Turn        |
| $-3 \text{ dB} (V_0 = 100 \text{ mV}_{RM})$ | ns)                 | $G = 5$ , $R_F = 3 k\Omega$       |                      | 30     |                 |                |                  | IVITIZ | тур         |
|                                             |                     | $G = 10, R_F = 3 kG$              | 2                    | 22     |                 |                |                  |        |             |
| 0.1-dB bandwidth flatn                      | ess                 | G = 5                             |                      | 8      |                 |                |                  | MHz    | Тур         |
| Large-signal bandwidt                       | h                   | $G = 5, V_0 = 10 V_F$             | P                    | 17.5   |                 |                |                  | MHz    | Тур         |
| Slow rate (25% to 75%                       |                     | $G = 5, V_0 = 16-V$               | step, single-ended   | 340    |                 |                |                  | V/µs   | Тур         |
| Siew Tale (25% to 75%                       |                     | $G = 5, V_0 = 16-V$               | step, differential   | 560    |                 |                |                  | V/µs   | Тур         |
| Rise and fall time                          |                     | G = 5, $V_O$ = 2 $V_{PF}$         | <b>b</b>             | 12     |                 |                |                  | ns     | Тур         |
|                                             | 2nd harmonic        | G = 5                             | $R_L = 100 \ \Omega$ | -89    |                 |                |                  |        |             |
|                                             |                     | $V_0 = 2 V_{PP},$                 | $R_L = 50 \ \Omega$  | -85    |                 |                |                  | dBc    | Typ         |
|                                             | 3rd barmonic        | f = 1 MHz,<br>Differential        | $R_L = 100 \ \Omega$ | -85    |                 |                |                  | UDC    | тур         |
| Harmonic distortion                         |                     | Differential                      | $R_L = 50 \ \Omega$  | -79    |                 |                |                  |        |             |
|                                             | 2nd barmonic        | G = 5                             | $R_L = 100 \ \Omega$ | -83    |                 |                |                  |        |             |
|                                             | 2nd harmonic        | $V_0 = 2 V_{PP},$                 | $R_L = 50 \ \Omega$  | -80    |                 |                |                  | dBc    | Typ         |
|                                             | 3rd harmonic        | f = 4 MHz,<br>Differential        | $R_L = 100 \ \Omega$ | -63    |                 |                |                  |        | тур         |
|                                             |                     | Binoronital                       | $R_L = 50 \ \Omega$  | -55    |                 |                |                  |        |             |
|                                             |                     | G = 10, PLine = 1                 | 9.8 dBm, ADSL2       | -74    |                 |                |                  |        |             |
| ADSL limit <sup>(1)</sup>                   | (MTPR) 160 KHZ to   | G = 10, PLine = 20.4 dBm, ADSL2+  |                      | -71    |                 |                |                  | dBc    | Тур         |
|                                             |                     | G = 10, PLine = 21.1 dBm, ADSL2++ |                      | -70    |                 |                |                  |        |             |
|                                             |                     | G = 10, PLine = 19.8 dBm, ADSL2   |                      | -93    |                 |                |                  |        |             |
| Receive Band Spill-Ov                       | er 25kHz to 138 kHz | G = 10, PLine = 2                 | 20.4 dBm, ADSL2+     | -91    |                 |                |                  | dBc    | Тур         |
|                                             |                     | G = 10, PLine = 2                 | 21.1 dBm, ADSL2++    | -90    |                 |                |                  |        |             |
| Input voltage noise                         |                     | f > 10 kHz                        |                      | 3      |                 |                |                  | nV/√Hz | Тур         |
| Inverting current noise                     |                     | f > 10 kHz                        |                      | 5.9    |                 |                |                  | pA/√Hz | Тур         |
| Noninverting current n                      | oise                | f > 10 kHz                        |                      | 1.2    |                 |                |                  | pA/√Hz | Тур         |
| DC PERFORMANCE                              |                     |                                   |                      | i      |                 | 1              |                  |        |             |
| Open-loop transimped                        | ance gain           | $R_L = 100 \ \Omega$              |                      | 6      |                 |                |                  | MΩ     | Тур         |
| Input offset voltage                        |                     |                                   |                      | ±10    | ±22             | ±25            | ±25              | mV     | Max         |
| Average offset voltage                      | drift               |                                   |                      | ±7     |                 |                |                  | μV/°C  | Тур         |
| Input offset voltage ma                     | atching             | Channels 1 to 2 a                 | and 3 to 4 only      | ±0.5   | ±3              | ±5             | ±5               | mV     | Max         |
| Noninverting Input bias                     | s current           |                                   |                      | ±1     | ±10             | ±15            | ±15              | μΑ     | Max         |
| Noninverting input bias                     | s current drift     |                                   |                      | ±150   |                 |                |                  | nA/°C  | Тур         |
| Inverting input bias cu                     | rrent               |                                   |                      | ±1     | ±10             | ±15            | ±15              | μΑ     | Max         |
| Inverting input bias current drift          |                     |                                   |                      | ±150   |                 |                |                  | nA/°C  | Тур         |
| INPUT CHARACTERI                            | STICS               | 1                                 |                      |        |                 |                |                  |        |             |
| Common-mode input r                         | ange                |                                   |                      | ±10.2  | ±9.5            | ±9.4           | ±9.4             | V      | Min         |
| Common-mode rejecti                         | on ratio            |                                   |                      | 67     | 60              | 58             | 58               | dB     | Min         |
| Noninverting input resi                     | stance              |                                   |                      | 500  2 |                 |                |                  | kΩ  pF | Тур         |
| Inverting input resistar                    | ice                 |                                   |                      | 160    |                 |                |                  | Ω      | Тур         |
| OUTPUT CHARACTE                             | RISTICS             |                                   |                      |        |                 |                |                  |        |             |

(1) Test circuit is as shown in Figure 2. Transformer insertion loss = 0.4 dB. ADSL2++ is still considered a proposal and is not an official standard at this time.



www.ti.com

### **ELECTRICAL CHARACTERISTICS (continued)**

At  $V_s = \pm 12$  V:  $R_F = 3 \text{ k}\Omega$ ,  $R_L = 50 \Omega$ , G = 5,  $R_{adj} = 0 \Omega$ , full bias (unless otherwise noted) each amplifier independently tested.

|                                           |                                            |                                            | TYP    | OVER TEMPERATURE |                |                  |        |             |
|-------------------------------------------|--------------------------------------------|--------------------------------------------|--------|------------------|----------------|------------------|--------|-------------|
| PARAMETER                                 | С                                          | ONDITIONS                                  | 25°C   | 25°C             | 0°C to<br>70°C | -40°C to<br>85°C | UNITS  | MIN/<br>MAX |
|                                           | R <sub>L</sub> = 100 Ω                     |                                            | +11    |                  |                |                  | V      | Тур         |
|                                           |                                            |                                            | -11    |                  |                |                  | V      | Тур         |
|                                           | B - 50 O                                   |                                            | 10.8   | 10.4             | 10.3           | 10.3             | V      | Min         |
| Output voltage swing                      | $R_{\rm L} = 50.02$                        |                                            | -10.8  | -10.4            | -10.3          | -10.3            | V      | Max         |
|                                           | P = 25.0                                   |                                            | +10.4  | +9.8             | +9.7           | +9.7             | V      | Min         |
|                                           | $R_L = 23.02$                              |                                            | -10.35 | -9.7             | -9.6           | -9.6             | V      | Max         |
| Output current (sourcing)                 | $R_L = 25 \Omega$                          |                                            | 416    | 392              | 388            | 388              | mA     | Min         |
| Output current (sinking)                  | $R_L = 25 \Omega$                          |                                            | 414    | 388              | 384            | 384              | mA     | Min         |
| Short circuit output Current              |                                            |                                            | ±850   |                  |                |                  | mA     | Тур         |
| Output impedance                          | f = 1 MHz                                  |                                            | 0.2    |                  |                |                  | Ω      | Тур         |
| Crosstalk                                 | f = 1 MHz,                                 | D1 to D2, D3 to D4                         | -40    |                  |                |                  | dB     | Тур         |
|                                           | $V_0 = 2 V_{PP}$                           | D1 to D3, D2 to D4                         | -70    |                  |                |                  | dB     | Тур         |
| POWER SUPPLY                              |                                            |                                            |        |                  |                |                  |        |             |
| Maximum operating voltage                 |                                            |                                            |        | ±16              | ±16            | ±16              | V      | Max         |
| Minimum operating voltage                 |                                            |                                            |        | ±4               | ±4             | ±4               | V      | Min         |
| Maximum Is+ quiescent current             | Per amplifier, Full                        | (Bias-1=0, Bias-2 = 0)                     | 4.3    | 4.9              | 5.1            | 5.2              |        |             |
|                                           | Per amplifier, Mid                         | (Bias-1=1, Bias-2 = 0)                     | 3.3    | 3.8              | 4.0            | 4.1              | mΔ     | Max         |
|                                           | Per amplifier, Low (Bias-1=0, Bias-2 = 1)  |                                            | 2.2    | 2.6              | 2.8            | 2.9              | 117.   |             |
|                                           | Per amplifier, Off (Bias-1=1, Bias-2 = 1)  |                                            | 0.2    | 0.3              | 0.4            | 0.4              |        |             |
| Minimum Is+ quiescent current             | Per amplifier, Full                        | Per amplifier, Full (Bias-1=0, Bias-2 = 0) |        | 3.8              | 3.6            | 3.6              | mA     | Min         |
|                                           | Per amplifier, Full (Bias-1=0, Bias-2 = 0) |                                            | 4.1    | 4.7              | 4.9            | 5                |        |             |
| Maximum Is- quiescent current             | Per amplifier, Mid                         | (Bias-1=1, Bias-2 = 0)                     | 3.1    | 3.6              | 3.8            | 3.9              | m۸     | Max         |
|                                           | Per amplifier, Low                         | (Bias-1=0, Bias-2 = 1)                     | 2.1    | 2.4              | 2.6            | 2.7              | ША     | IVIAX       |
|                                           | Per amplifier, Off                         | (Bias-1=1, Bias-2 = 1)                     | 0.01   | 0.1              | 0.15           | 0.15             |        |             |
| Minimum Is- quiescent current             | Per amplifier, Full                        | Bias                                       | 4.1    | 3.6              | 3.5            | 3.5              | mA     | Min         |
| Current through GND pin                   | Per amplifier, Full                        | (Bias-1 = 0, Bias-2 = 0)                   | 0.2    |                  |                |                  | mA     | Тур         |
| Power supply rejection (+PSRR)            | $V_{S+} = 13 \text{ V to } 11 \text{ V}$   | V, V <sub>S-</sub> = -12 V                 | 78     | 72               | 70             | 69               | dB     | Min         |
| Power supply rejection (-PSRR)            | $V_{S+} = 12 V, V_{S-} =$                  | –13 V to –11 V                             | 73     | 67               | 65             | 64               | dB     | Min         |
| LOGIC CHARACTERISTICS                     |                                            |                                            |        |                  |                |                  |        |             |
| Bias control nin logic threshold          | Logic 1, with resp                         | ect to GND pin <sup>(2)</sup>              | ≥2.6   |                  |                |                  | V      | Тур         |
|                                           | Logic 0, with resp                         | ect to GND pin <sup>(2)</sup>              | ≤0.8   |                  |                |                  | V      | Тур         |
| Bias nin quiescent current                | Bias-X =0.5 V (Lo                          | gic 0)                                     | 1      | 10               | 15             | 15               | ıιΔ    | Max         |
|                                           | Bias-X = 3.3 V (Lo                         | ogic 1)                                    | 10     | 20               | 30             | 30               | μπ     | Max         |
| Turn on time delay(t <sub>(ON)</sub> )    | Time for le to read                        | h 50% of final value                       | 1      |                  |                |                  | 115    | Typ         |
| Turn off time delay (t <sub>(Off)</sub> ) | Time for is to read                        |                                            | 1      |                  |                |                  | μο     | אני         |
| Bias pin input impedance                  |                                            |                                            | 50     |                  |                |                  | kΩ     | Тур         |
| Amplifier output impedance                | Off (Bias-1 = 1, Bi                        | ias-2 = 1)                                 | 10  5  |                  |                |                  | kΩ  pF | Тур         |

(2) GND pin useable range is from V<sub>s-</sub> to (V<sub>s+</sub> - 2.5 V).

#### Table 1. LOGIC TABLE<sup>(1)</sup>

| BIAS-1 | BIAS-2 | FUNCTION       | DESCRIPTION                                                                 |
|--------|--------|----------------|-----------------------------------------------------------------------------|
| 0      | 0      | Full bias mode | Amplifiers ON with lowest distortion possible (default state)               |
| 1      | 0      | Mid bias mode  | Amplifiers ON with power savings with a reduction in distortion performance |
| 0      | 1      | Low bias mode  | Amplifiers ON with enhanced power savings and a reduction of performance    |
| 1      | 1      | Shutdown mode  | Amplifiers OFF and output has high impedance                                |

(1) Logic pins should not be left floating and should be held at a logic-0 or a logic-1 by external circuitry.



### **ELECTRICAL CHARACTERISTICS**

At  $V_{S} = \pm 5 \text{ V}$ :  $R_{F} = 3 \text{ k}\Omega$ ,  $R_{L} = 50 \Omega$ , G = 5,  $R_{adj} = 0$ , full bias (unless otherwise noted). Each amplifier independently tested

|                                             |               |                                         |                                 | ТҮР    |      | OVER TEMPERATURE |                  |                    |             |
|---------------------------------------------|---------------|-----------------------------------------|---------------------------------|--------|------|------------------|------------------|--------------------|-------------|
| PARAME                                      | TER           |                                         | CONDITIONS 25°C                 |        | 25°C | 0°C to<br>70°C   | -40°C<br>to 85°C | UNITS              | MIN/<br>MAX |
| AC PERFORMANCE                              |               |                                         |                                 |        |      | -                |                  |                    |             |
|                                             |               | $G = 1, R_F = 4 k\Omega$                |                                 | 55     |      |                  |                  |                    |             |
| Small-signal bandwidth,                     |               | $G = 2, R_F = 3.5 k$                    | Ω                               | 45     |      |                  |                  | MH-7               | Typ         |
| $-3 \text{ dB} (V_0 = 100 \text{ mV}_{PP})$ |               | $G = 5, R_F = 3 k\Omega$                |                                 | 35     |      |                  |                  |                    | ιyp         |
|                                             |               | $G = 10, R_F = 3 kG$                    | 2                               | 25     |      |                  |                  |                    |             |
| 0.1-dB bandwidth flatne                     | SS            | G = 5                                   |                                 | 7      |      |                  |                  | MHz                | Тур         |
| Large-signal bandwidth                      |               | $G = 5, V_O = 4 V_{PF}$                 | 5                               | 27     |      |                  |                  | MHz                | Тур         |
| Slow rate (25% to 75%                       | lovol)        | $G = 5, V_0 = 4-V S$                    | Step, Single-ended              | 275    |      |                  |                  | V/µs               | Тур         |
| Siew Tate (25% to 75%                       | level)        | $G = 5, V_0 = 4-V S$                    | Step, Differential              | 450    |      |                  |                  | V/µs               | Тур         |
| Rise and fall time                          |               | $G=5, V_O=2 \ V_{PF}$                   | 2                               | 10     |      |                  |                  | ns                 | Тур         |
|                                             | and harmonic  | C – F                                   | $R_L = 100 \ \Omega$            | -88    |      |                  |                  |                    |             |
|                                             | 2nu namonic   | G = 5,<br>$V_0 = 2 V_{PP},$             | $R_L = 50 \Omega$               | -86    |      |                  |                  | dDa                | Turn        |
|                                             |               | f = 1 MHz,                              | R <sub>L</sub> = 100 Ω          | -83    |      |                  |                  | abc                | тур         |
|                                             | 3rd harmonic  | Differential                            | R <sub>L</sub> = 50 Ω           | -76    |      |                  |                  |                    |             |
| Harmonic distortion                         |               | _                                       | R <sub>L</sub> = 100 Ω          | -84    |      |                  |                  |                    |             |
|                                             | 2nd harmonic  | G = 5,<br>$V_0 = 2 V_{DD}$              | R <sub>L</sub> = 50 Ω           | 81     |      |                  |                  |                    | I           |
|                                             |               | f = 4 MHz,                              | $R_{\rm I} = 100 \Omega$        | -62    |      |                  |                  | dBc                | Тур         |
|                                             | 3rd harmonic  | Differential                            | $R_1 = 50 \Omega$               | -53    |      |                  |                  |                    |             |
| Input voltage noise                         |               | f > 10 kHz                              | L                               | 3      |      |                  |                  | nV/√ <del>Hz</del> | Tvp         |
| Inverting current poise                     |               | f > 10 kHz                              | f > 10 kHz                      |        |      |                  |                  | pA/√Hz             | Tvp         |
| Noninverting current poise                  |               | f > 10 kHz                              |                                 | 1.2    |      |                  |                  | pA/√Hz             | Tvp         |
| DC PERFORMANCE                              |               |                                         |                                 |        |      |                  |                  | F. 4               |             |
| Open-loop transimpeda                       | nce gain      | R <sub>L</sub> = 100 Ω                  |                                 | 5      |      |                  |                  | MΩ                 | Тур         |
| Input offset voltage                        |               |                                         |                                 | ±9     | ±21  | ±24              | ±24              | mV                 | Max         |
| Average offset voltage of                   | drift         |                                         |                                 | ±7     |      |                  |                  | μV/°C              | Тур         |
| Input offset voltage mate                   | ching         | Channels 1 to 2 a                       | Channels 1 to 2 and 3 to 4 only |        | ±3   | ±5               | ±5               | mV                 | Max         |
| Noninverting input bias                     | current       |                                         |                                 | ±1     | ±10  | ±15              | ±15              | μA                 | Max         |
| Noninverting input bias                     | current drift |                                         |                                 | ±150   |      |                  |                  | nA/°C              | Тур         |
| Inverting input bias curre                  | ent           |                                         |                                 | ±1     | ±10  | ±15              | ±15              | μA                 | Max         |
| Inverting input bias curre                  | ent drift     |                                         |                                 | ±150   | -    |                  | -                | nA/°C              | Tvp         |
| INPUT CHARACTERIS                           | TICS          |                                         |                                 |        |      |                  |                  |                    |             |
| Common-mode input ra                        | nge           |                                         |                                 | ±3.5   | ±2.5 | ±2.4             | ±2.4             | V                  | Min         |
| Common-mode rejection                       | n ratio       |                                         |                                 | 65     | 58   | 56               | 56               | dB                 | Min         |
| Noninverting Input resis                    | tance         |                                         |                                 | 500  2 |      |                  |                  | kΩllpF             | Τνρ         |
| Inverting input resistance                  | e             |                                         |                                 | 180    |      |                  |                  | Ω                  | Tvp         |
|                                             |               |                                         |                                 |        |      |                  |                  |                    |             |
|                                             |               |                                         |                                 | 4.1    |      |                  |                  | V                  | Τνρ         |
|                                             |               | $R_L = 100 \Omega$                      |                                 | -4.1   |      |                  |                  | V                  | Tvp         |
|                                             |               |                                         |                                 | 4      | 3.8  | 37               | 37               | V                  | Min         |
| Output voltage swing                        |               | $R_L = 50 \Omega$                       |                                 | -4     | -3.8 | -37              | -3.7             | V                  | Max         |
|                                             |               |                                         |                                 | А      | 37   | 36               | 36               | V                  | Min         |
|                                             |               | $R_L = 25 \Omega$                       |                                 | -4     | _3.7 | _3.6             | _3.6             | v<br>\/            | Max         |
| Output current (sourcing                    | r)            | $B_{\rm c} = 5.0$                       |                                 | 400    | 5.7  | 0.0              | 0.0              | mΔ                 | Typ         |
| Output current (sinking)                    | 57            | $R_{L} = 5.0$                           |                                 | 400    |      |                  |                  | mA                 |             |
| Short-circuit output curre                  | ent           | NL = 0.32                               |                                 | +750   |      |                  |                  | mΔ                 | Tvn         |
|                                             |               | f – 1 MHz                               |                                 | 0.2    |      |                  |                  | 0                  |             |
| Sarbar imbendince                           |               | · - · · · · · · · · · · · · · · · · · · |                                 | 0.2    | 1    | 1                | 1                | 24                 | י אני       |



#### SLLS635D-AUGUST 2005-REVISED JANUARY 2009

### ELECTRICAL CHARACTERISTICS (continued)

At  $V_S = \pm 5 \text{ V}$ :  $R_F = 3 \text{ k}\Omega$ ,  $R_L = 50 \Omega$ , G = 5,  $R_{adj} = 0$ , full bias (unless otherwise noted). Each amplifier independently tested

|                                           |                                             | CONDITIONS                                   |       |      | OVER TEMPERATURE |                  |        |             |  |
|-------------------------------------------|---------------------------------------------|----------------------------------------------|-------|------|------------------|------------------|--------|-------------|--|
| PARAMETER                                 | С                                           |                                              |       | 25°C | 0°C to<br>70°C   | -40°C<br>to 85°C | UNITS  | MIN/<br>MAX |  |
| Oran estalla                              | f = 1 MHz,                                  | D1 to D2, D3 to D4                           | -35   |      |                  |                  | dB     | Тур         |  |
| Crosstalk                                 | $V_O = 2 V_{PP}$                            | D1 to D3, D2 to D4                           | -70   |      |                  |                  | dB     | Тур         |  |
| POWER SUPPLY                              |                                             |                                              |       |      |                  |                  |        |             |  |
| Maximum operating voltage                 |                                             |                                              |       | ±16  | ±16              | ±16              | V      | Max         |  |
| Minimum operating voltage                 |                                             |                                              |       | ±4   | ±4               | ±4               | V      | Min         |  |
|                                           | Per amplifier, Full (                       | Bias-1 = 0, Bias-2 = 0)                      | 3.9   | 4.4  | 4.5              | 4.6              | mA     | Max         |  |
|                                           | Per amplifier, Mid (                        | Bias-1 = 1, Bias-2 = 0)                      | 2.9   |      |                  |                  |        |             |  |
| Maximum Is+ quiescent current             | Per amplifier, Low                          | (Bias-1 = 0, Bias-2 = 1)                     | 2     |      |                  |                  | mA     | Тур         |  |
|                                           | Per amplifier, Off (I                       | Bias-1 = 1, Bias-2 = 1)                      | 0.2   |      |                  |                  |        |             |  |
| Minimum Is+ quiescent current             | Per amplifier, Full (                       | Bias-1 = 0, Bias-2 = 0)                      | 3.9   | 3.2  | 3                | 3                | mA     | Min         |  |
| Maximum Is- quiescent current             | Per amplifier, Full (                       | Per amplifier, Full (Bias-1 = 0, Bias-2 = 0) |       | 4.2  | 4.3              | 4.4              | mA     | Max         |  |
|                                           | Per amplifier, Mid (                        | Bias-1 = 1, Bias-2 = 0)                      | 2.7   |      |                  |                  |        |             |  |
|                                           | Per amplifier, Low                          | Per amplifier, Low (Bias-1 = 0, Bias-2 = 1)  |       |      |                  |                  | mA     | Тур         |  |
|                                           | Per amplifier, Off (Bias-1 = 1, Bias-2 = 1) |                                              | 0.01  |      |                  |                  |        |             |  |
| Minimum Is- quiescent current             | Per amplifier, Full E                       | Bias                                         | 3.7   | 3.1  | 2.9              | 2.9              | mA     | Min         |  |
| Current through GND pin                   | Per amplifier, Full (                       | Bias-1 = 0, Bias-2 = 0)                      | 0.2   |      |                  |                  | mA     | Тур         |  |
| Power supply rejection (+PSRR)            | V <sub>S+</sub> = 6 V to 4 V, V             | <sub>S-</sub> = -5 V                         | 76    | 70   | 68               | 67               | dB     | Min         |  |
| Power supply rejection (-PSRR)            | $V_{S+} = 5 V, V_{S-} = -6$                 | ∂V to –4 V                                   | 70    | 64   | 62               | 61               | dB     | Min         |  |
| LOGIC CHARACTERISTICS                     |                                             |                                              |       | -1   |                  |                  |        |             |  |
| Disa sented air la ais thas shale         | Logic 1, with respe                         | ct to GND pin <sup>(1)</sup>                 | ≥2.6  |      |                  |                  | V      | Тур         |  |
| Blas control pin logic threshold          | Logic 0, with respe                         | ct to GND pin <sup>(1)</sup>                 | ≤0.8  |      |                  |                  | V      | Тур         |  |
|                                           | Bias-X = 0.5 V (Log                         | gic 0)                                       | 1     | 10   | 15               | 15               |        |             |  |
| Bias pin quiescent current                | Bias-X = 3.3 V (Log                         | gic 1)                                       | 10    | 20   | 30               | 30               | μΑ     | Max         |  |
| Turn on time delay(t <sub>(ON)</sub> )    | <b>T</b> ( ) ( )                            | 500/ // 1                                    | 1     |      |                  |                  |        | -           |  |
| Turn off time delay (t <sub>(Off)</sub> ) | I ime for I <sub>S</sub> to reach           | 1 50% of final value                         | 1     |      |                  |                  | μs     | тур         |  |
| Bias pin input impedance                  |                                             |                                              | 50    |      |                  |                  | kΩ     | Тур         |  |
| Amplifier output impedance                | Off (Bias-1 = 1, bia                        | s-2 = 1)                                     | 10  5 |      |                  |                  | kΩ  pF | Тур         |  |

(1) GND pin useable range is from V\_{S-} to (V\_{S+} - 2.5 V).

#### Table 2. LOGIC TABLE<sup>(1)</sup>

| BIAS-1 | BIAS-2 | FUNCTION       | DESCRIPTION                                                                 |
|--------|--------|----------------|-----------------------------------------------------------------------------|
| 0      | 0      | Full Bias Mode | Amplifiers ON with lowest distortion possible (default state)               |
| 1      | 0      | Mid Bias Mode  | Amplifiers ON with power savings with a reduction in distortion performance |
| 0      | 1      | Low Bias Mode  | Amplifiers ON with enhanced power savings and a reduction of performance    |
| 1      | 1      | Shutdown Mode  | Amplifiers OFF and output has high impedance                                |

(1) Logic pins should not be left floating and should be held by external circuitry to a logic-1 or a logic-0.

## THS6184



www.ti.com

SLLS635D-AUGUST 2005-REVISED JANUARY 2009







Figure 3. Typical ADSL Line Driver Transmit Frequencies



#### SLLS635D-AUGUST 2005-REVISED JANUARY 2009

### **TYPICAL CHARACTERISTICS**

#### Table 3. Table of Graphs: ±12-V Operation

| GRAPH TITLE                                     | CONDITIONS                    | FIGURE                                                                                                 |    |
|-------------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------|----|
| Small Signal Single-Ended Frequency             |                               | G = 10, $R_L$ = 50 $\Omega$ , $V_O$ = 200 m $V_{PP}$                                                   | 4  |
| Response                                        |                               | G = 10, $R_L$ = 100 $\Omega$ , $V_O$ = 200 m $V_{PP}$                                                  | 5  |
| Large Signal Single-Ended Output Response,      |                               | $G = 10, R_L = 50 \Omega$                                                                              | 6  |
| Full Bias                                       | vs Frequency                  | $G = 5, R_L = 50 \Omega$                                                                               | 7  |
| Small Signal Differential Frequency Response    |                               | G = 5, R <sub>L</sub> = 50 $\Omega$ , V <sub>O</sub> = 200 mV <sub>PP</sub>                            | 8  |
| Large Signal Differential Output Response, Full |                               | $G=10,R_L=100\;\Omega$                                                                                 | 9  |
| Bias                                            | vs Frequency                  | $G = 5$ , $R_L = 100 \Omega$                                                                           | 10 |
|                                                 |                               | $G$ = 5, $R_L$ = 100 $\Omega,~V_O$ = 2 $V_{PP},~R_F$ = 3 k $\Omega,~R_G$ = 1.5k $\Omega$               | 11 |
|                                                 |                               | $ \begin{array}{l} G=5,R_L=50~\Omega,V_O=2V_{PP},R_F=3~k\Omega,\\ R_G=1.5~k\Omega \end{array} $        | 12 |
| Differential Harmonic Distortion                |                               | $G$ = 10, $R_L$ = 100 $\Omega,~V_O$ = 2V_PP, $R_F$ = 3 k $\Omega,~R_G$ = 665 $\Omega$                  | 13 |
|                                                 | vs riequency                  | $ \begin{array}{l} G=10,R_L=50\;\Omega,V_O=2\;V_{PP},R_F=3\;k\Omega,\\ R_G=665\Omega \end{array} $     | 14 |
|                                                 |                               | $ \begin{array}{l} G=10,R_L=100\;\Omega,V_O=2\;V_{PP},R_F=5\;k\Omega,\\ R_G=1.1\;k\Omega \end{array} $ | 15 |
|                                                 |                               | $ \begin{array}{l} G=10,R_L=50\;\Omega,V_O=2\;V_{PP},R_F=5\;k\Omega,\\ R_G=1.1\;k\Omega \end{array} $  | 16 |
| Single-Ended 2nd-Order Harmonic Distortion      |                               | $G = 5, R_L = 50 \Omega, V_O = 2 V_{PP}$                                                               | 17 |
| Single-Ended 3rd-Order Harmonic Distortion      | vs riequency                  |                                                                                                        | 18 |
| Single-Ended 2nd-Order Harmonic Distortion      |                               | $G = 10, R_L = 50 \ \Omega, V_O = 2 \ V_{PP}$                                                          | 19 |
| Single-Ended 3rd-Order Harmonic Distortion      | vs Frequency                  |                                                                                                        | 20 |
| Differential Crosstalk—Gain = 10 V/V            |                               | G = 10, R <sub>F</sub> = 4 kΩ, R <sub>G</sub> = 884 Ω, V <sub>S</sub> = ±12 V                          | 21 |
| Single-Ended Crosstalk—Gain = 10 V/V            |                               | G = 10, R <sub>F</sub> = 4 k\Omega, R <sub>G</sub> = 442 $\Omega$ , V <sub>S</sub> = ±12 V             | 22 |
| Single-Ended Crosstalk—Gain = 1 V/V             |                               | $G=1, R_F=4 \text{ k}\Omega, V_S=\pm 12 \text{ V}$                                                     | 23 |
| Transimpedance Gain and Phase                   | vs Frequency                  | R <sub>L</sub> = 100 Ω                                                                                 | 24 |
| Input Referred Noise                            | vs Frequency                  |                                                                                                        | 25 |
| Small Signal Single-Ended Transient Response    | vs Time                       | $G=5,R_L=100~\Omega,V_O=200~mV_{PP}$                                                                   | 27 |
| Large Signal Single-Ended Transient Response    | vs Time                       | $G=5,R_L=100\;\Omega,V_O=5\;V_{PP}$                                                                    | 27 |
| Overdrive Recovery                              | vs Time                       | $G = 5, R_L = 100 \Omega$                                                                              | 28 |
| Single-Ended Transition Rate                    | vs Output Voltage             | $G = 5, R_L = 100 \Omega$                                                                              | 29 |
| Differential Transition Rate                    | vs Output Voltage             | $G = 5, R_L = 100 \Omega$                                                                              | 30 |
| Positive Output Voltage Headroom                | vs Temperature                | $R_L = 100 \ \Omega$                                                                                   | 31 |
| Negative Output Voltage Headroom                | vs Temperature                | R <sub>L</sub> = 100 Ω                                                                                 | 32 |
|                                                 | vs Supply Voltage             |                                                                                                        | 33 |
| Input Offset Voltage                            | vs Free-Air Temperature       |                                                                                                        | 34 |
|                                                 | vs Input Common-Mode<br>Range |                                                                                                        | 35 |
| Input Bias Current                              | vs Supply Voltage             |                                                                                                        | 36 |
| Single-Ended Rejection Ratios                   | vs Frequency                  | G = 2, R <sub>L</sub> = 50 Ω                                                                           | 37 |
| Differential Rejection Ratio                    | vs Frequency                  | $G = 10, R_L = 100 \Omega$                                                                             | 38 |
| Output Impedance                                | vs Frequency                  | G = 10                                                                                                 | 39 |
|                                                 |                               | G = 5                                                                                                  | 40 |



www.ti.com

| GRAPH TITLE                                             |                   | CONDITIONS                                                    | FIGURE |
|---------------------------------------------------------|-------------------|---------------------------------------------------------------|--------|
| Large Signal Single-Ended Output Response,<br>Full Bias | vs Frequency      | $G = 5, R_L = 50 \Omega, V_O = 0.25 V_{PP} - 4 V_{PP}$        | 41     |
| Large Signal Differential Output Response, Full Bias    | vs Frequency      | $G = 5, R_L = 100 \ \Omega, V_O = 0.25 \ V_{PP} - 8 \ V_{PP}$ | 42     |
|                                                         |                   | $G = 5, R_L = 100 \Omega, V_O = 2 V_{PP}$                     | 43     |
| Differential Hermonic Distortion                        |                   | $G = 5, R_L = 50 \Omega, V_O = 2 V_{PP}$                      | 44     |
| Differential Harmonic Distortion                        | vs Frequency      | $G = 10, R_L = 100 \Omega, V_O = 2 V_{PP}$                    | 45     |
|                                                         |                   | $G=10,R_L=50\;\Omega,V_O=2\;V_{PP}$                           | 46     |
| Transimpedance Gain and Phase                           | vs Frequency      | $R_L = 100 \Omega$                                            | 47     |
| Single-Ended Transition Rate                            | vs Output Voltage | $G = 5, R_L = 100 \Omega$                                     | 48     |
| Differential Transition Rate                            | vs Output Voltage | $G = 5, R_L = 100 Ω$                                          | 49     |
| Output Impedance                                        | vs Frequency      | G = 5                                                         | 50     |

#### Table 4. Table of Graphs: ±5-V Operation



Full,  $R_F = 2 k\Omega$ 

10

100

## TYPICAL CHARACTERISTICS

SMALL SIGNAL SINGLE-ENDED FREQUENCY RESPONSE, G=10,  $R_L = 50\Omega$ 

SMALL-SIGNAL SINGLE-ENDED FREQUENCY RESPONSE,  $G=10, R_{L} = 100\Omega$ 

Mid, R<sub>F</sub>

'min'

G = 10.

 $R_{I} = 100 \Omega$ ,

V<sub>S</sub> = ±12 V

V<sub>O</sub> = 200 mV<sub>PF</sub>

: 2

f - Frequency - MHz

Low,  $R_F = 2 k\Omega$ 

All Bias, R<sub>F</sub> = 4 kΩ

21

20 19

17

16

15

14 0.1

명

Signal Gain 18





10

f - Frequency - MHz

Figure 8.

100

11

10

0.1







#### DIFFERENTIAL HARMONIC DISTORTION



DIFFERENTIAL HARMONIC DISTORTION



DIFFERENTIAL HARMONIC DISTORTION



Texas

INSTRUMENTS









-110

0.01

10

0.1



G = 10,

-40

 $R_F = 4 K\Omega$ ,

R<sub>G</sub> = 442 Ω,

www.ti.com

#### **TYPICAL CHARACTERISTICS (continued)**





Figure 26.



INPUT REFERRED NOISE

Figure 23.













#### www.ti.com













Figure 29.

POSITIVE OUTPUT VOLTAGE HEADROOM





vs SUPPLY VOLTAGE





12 15

10

6 9 www.ti.com

SLLS635D-AUGUST 2005-REVISED JANUARY 2009



Mid Bia

Full Bias



SLLS635D-AUGUST 2005-REVISED JANUARY 2009

### **TYPICAL CHARACTERISTICS (continued)**













#### **APPLICATION INFORMATION**

The THS6184 contains four independent operational amplifiers. These amplifiers are current feedback topology amplifiers made for high-speed operation. They have been specifically designed to deliver the full power requirements of ADSL and therefore can deliver output currents of at least 400 mA at full output voltage.

The THS6184 is fabricated using Texas Instruments 36-V complementary bipolar process, BiCOM1. This process provides exceptional device speed with high breakdown voltages.

#### DEVICE PROTECTION FEATURE

The THS6184 has a built-in thermal protection feature. Should the internal junction temperature rise above approximately 160°C, the device automatically shuts down. Such a condition could exist with improper heat sinking or if the output is shorted to ground. When the abnormal condition is fixed, the internal thermal shutdown circuit automatically turns the device back on. This occurs at approximately 145°C, junction temperature. Note that the THS6184 does not have short-circuit protection and care should be taken to minimize the output current below the absolute maximum ratings.

#### THERMAL INFORMATION

The THS6184 is available in thermally-enhanced RHF and PWP packages, which are members of the PowerPAD family of packages. These packages are constructed using leadframes upon which the dies are mounted [see Figure 51 for the RHF package and Figure 52 for the PWP package]. This arrangement results in the lead frames being exposed as thermal pads on the underside of their respective packages. Because a thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad. Note that the PowerPAD is electronically isolated from the active circuitry and any pins. Thus, the PowerPAD can be connected to any potential voltage within the absolute maximum voltage range. Ideally, connection of the PAD to the ground plane is preferred as the plane typically is the largest copper plane on a PCB.

The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad can also be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device. This is discussed in more detail in the *PCB design considerations section* of this document.

The PowerPAD package represents a breakthrough in combining the small area and ease of assembly of surface mount with the, heretofore, awkward mechanical methods of heatsinking.



A. The thermal pad is electrically isolated from all terminals in the package.

#### Figure 51. Views of Thermally Enhanced RHF Package (Representative Only – Not to Scale)





Bottom View (c)

A. The thermal pad is electrically isolated from all terminals in the package.

# Figure 52. Views of Thermally Enhanced PWP Package (Representative Only – Not to Scale)

#### **RECOMMENDED FEEDBACK AND GAIN RESISTOR VALUES**

As with all current feedback amplifiers, the bandwidth of the THS6184 is an inversely proportional function of the value of the feedback resistor. The recommended resistors with a ±12-V power supply for the optimum frequency response with a 100- $\Omega$  load system is 2 k $\Omega$  for a gain of 5. These should be used as a starting point and once optimum values are found, 1% tolerance resistors should be used to maintain frequency response characteristics.

Consistent with current feedback amplifiers, increasing the gain is best accomplished by changing the gain resistor, not the feedback resistor. This is because the bandwidth of the amplifier is dominated by the feedback resistor value and internal dominant-pole capacitor. The ability to control the amplifier gain independently of the bandwidth constitutes a major advantage of current feedback amplifiers over conventional voltage feedback amplifiers.

It is important to realize the effects of the feedback resistance on distortion. Increasing the resistance decreases the loop gain and increases the distortion. It is also important to know that decreasing load impedance increases total harmonic distortion (THD). Typically, the third order harmonic distortion increases more than the second order harmonic distortion.

Finally, in a differential configuration as shown in Figure 1, it is important to note that there is a differential gain and a common-mode gain which are different from each other. Differentially, the gain is at  $1 + 2R_F/R_G$ . While common-mode gain = 1 due to  $R_G$  being connected directly between each amplifier and not to ground.



#### OFFSET VOLTAGE

The output offset voltage,  $(V_{OO})$  is the sum of the input offset voltage  $(V_{IO})$  and both input bias currents  $(I_{IB})$  times the corresponding gains. The following schematic and formula can be used to calculate the output offset voltage:



Figure 53. Output Offset Voltage Model

#### NOISE CALCULATIONS

Noise can cause errors on very small signals. This is especially true for the amplifying small signals. The noise model for current feedback amplifiers (CFB) is the same as voltage feedback amplifiers (VFB). The only difference between the two is that the CFB amplifiers generally specify different current noise parameters for each input while VFB amplifiers usually only specify one noise current parameter. The noise model is shown in Figure 54. This model includes all of the noise sources as follows:

- $e_n = Amplifier$  internal voltage noise  $(nV/\sqrt{Hz})$
- IN+ = Noninverting current noise ( $pA/\sqrt{Hz}$ )
- IN- = Inverting current noise ( $pA/\sqrt{Hz}$ )
- $e_{RX}$  = Thermal voltage noise associated with each resistor ( $e_{RX} = \sqrt{4 \text{ kTR}_x}$ )



Figure 54. Noise Model

www.ti.com

The total equivalent input noise density (e<sub>ni</sub>) is calculated by using the following equation:

$$\mathbf{e}_{ni} = \sqrt{\left(\mathbf{e}_{n}\right)^{2} + \left(\mathbf{IN} + \mathbf{x}_{R}\right)^{2} + \left(\mathbf{IN} - \mathbf{x}\left(\mathbf{R}_{F} \parallel \mathbf{R}_{G}\right)\right)^{2} + 4 \, \mathbf{kTR}_{s} + 4 \, \mathbf{kT}\left(\mathbf{R}_{F} \parallel \mathbf{R}_{G}\right)}$$

Where:

k = Boltzmann's constant =  $1.380658 \times 10^{-23}$ T = Temperature in degrees Kelvin (273 +°C) R<sub>F</sub> || R<sub>G</sub> = Parallel resistance of R<sub>F</sub> and R<sub>G</sub>

To get the equivalent output noise of the amplifier, just multiply the equivalent input noise density  $(e_{ni})$  by the overall amplifier gain  $(A_V)$ .

$$e_{no} = e_{ni} A_V = e_{ni} \left( 1 + \frac{R_F}{R_G} \right)$$
 (Noninverting Case)

As the previous equations show, to keep noise at a minimum, small value resistors should be used. As the closed-loop gain is increased (by reducing  $R_G$ ), the input noise is reduced considerably because of the parallel resistance term.

#### DRIVING A CAPACITIVE LOAD

Driving capacitive loads with high performance amplifiers is not a problem as long as certain precautions are taken. The first is to realize that the THS6184 has been internally compensated to maximize its bandwidth and slew rate performance at low quiescent current. When the amplifier is compensated in this manner, capacitive loading directly on the output decreases the device's phase margin leading to high-frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, it is recommended that a resistor be placed in series with the output of the amplifier, as shown in Figure 55. A minimum value of 2  $\Omega$  should work well for most applications.



Figure 55. Driving a Capacitive Load

#### **GENERAL CONFIGURATIONS**

A common error for the first-time CFB user is to create a unity gain buffer amplifier by shorting the output directly to the inverting input. A CFB amplifier in this configuration oscillates and is **not** recommended. The THS6184, like all CFB amplifiers, **must** have a feedback resistor for stable operation. Additionally, placing capacitors directly from the output to the inverting input is not recommended. This is because, at high frequencies, a capacitor has a very low impedance. This results in an unstable amplifier and should not be considered when using a current-feedback amplifier. Because of this, integrators and simple low-pass filters, which are easily implemented on a VFB amplifier, must be designed slightly differently. If filtering is required, simply place an RC-filter at the noninverting terminal of the operational-amplifier (see Figure 56).

SLLS635D-AUGUST 2005-REVISED JANUARY 2009



Figure 56. Single-Pole Low-Pass Filter

If a multiple pole filter is required, the use of a Sallen-Key filter can work very well with CFB amplifiers. This is because the filtering elements are not in the negative feedback loop and stability is not compromised. Because of their high slew rates and high bandwidths, CFB amplifiers can create very accurate signals and help minimize distortion. An example is shown in Figure 57.



Figure 57. 2-Pole Low-Pass Sallen-Key Filter

#### PCB DESIGN CONSIDERATIONS

Proper PCB design techniques in two areas are important to assure proper operation of the THS6184. These areas are high-speed layout techniques and thermal-management techniques. Because the THS6184 is a high-speed part, the following guidelines are recommended.

- Ground plane It is essential that a ground plane be used on the board to provide all components with a low
  inductive ground connection. Although a ground connection directly to a terminal of the THS6184 is not
  necessarily required, it is recommended that the thermal pad of the package be tied to ground. This serves
  two functions. It provides a low inductive ground to the device substrate to minimize internal crosstalk and it
  provides the path for heat removal. Note that the BiCOM1 process is an SOI process and thus, the substrate
  is isolated from the active circuitry.
- Input stray capacitance To minimize potential problems with amplifier oscillation, the capacitance at the
  inverting input of the amplifiers must be kept to a minimum. To do this, PCB trace runs to the inverting input
  must be as short as possible, the ground plane should be removed under any etch runs connected to the
  inverting input, and external components should be placed as close as possible to the inverting input. This is
  especially true in the noninverting configuration.
- Proper power supply decoupling Use a minimum of a 6.8-μF tantalum capacitor in parallel with a 0.1-μF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-μF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-μF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting etch makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminal and the ceramic capacitors.
- For a differential configuration as shown in Figure 1, it is recommended that a 0.1-μF or 1-μF capacitor be added across the power supplies (from V<sub>CC+</sub> to V<sub>CC-</sub>) as close as possible to the THS6184. This allows for differential currents to flow properly, slightly reducing even-order harmonic distortion. The 0.1-μF capacitors to



www.ti.com

ground should also be used as previously stipulated.

Because of its high power delivery, proper thermal management of the THS6184 is required. Although there are many ways to properly heatsink this device, the following steps illustrate one recommended approach for a multilayer PCB with an internal ground plane utilizing the 24-pin RHF, (or the 20-pin PWP) PowerPAD package.

- 1. Prepare the PCB with a top-side etch pattern to accommodate an RHF package as shown in Figure 58. If the PWP package is to be used, prepare the PCB etch pattern as shown in Figure 59. There should be etch for the leads as well as etch for the thermal pad.
- 2. PCB vias in the area of the thermal pad should be kept small so that solder wicking through the holes is not a problem during reflow. All of the vias in the thermal pad should connected to the internal PCB ground plane.
  - a. RHF package Place 9 holes in the area of the thermal pad. These holes should be 0,254 mm (10 mils) in diameter.
  - b. PWP package Place 9 holes in the area of the thermal pad. These holes should be 0,33 mm (13 mils) in diameter.
- 3. When connecting these holes to the ground plane, do **not** use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. However, in this application, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the THS6184 package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated through hole.
- 4. The top-side solder mask should leave the terminals of the package and the thermal pad area with its thermal transfer holes exposed. Any holes outside the thermal pad area, but still under the package, should be covered with solder mask.
- 5. Apply solder paste to the exposed thermal pad area and all of the operational amplifier terminals.
- 6. With these preparatory steps in place, the THS6184 RHF is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly installed.



SLLS635D-AUGUST 2005-REVISED JANUARY 2009



PowerPAD and Via Layout

(Pad Size 3,65 mm x 2,65 mm. 9 Vias with Diameter = 0,254 mm)



Vias should go through the board connecting the top PowerPAD to any and all ground planes. The larger the ground plane, the more area to distribute the heat.

Solder resist should be used on the bottom side ground plane to prevent wicking of the solder through the vias during the process.

Note: All linear dimensions are in millimeters.

#### Figure 58. Suggested PCB Layout For 24-Pin RHF Package





#### PowerPAD and Via Layout

(Pad Size 3 mm x 3,7 mm. 9 Vias with Diameter = 0,3 mm)

Vias should go through the board connecting the top PowerPAD to any and all ground planes. The larger the ground plane, the more area to distribute the heat.

Solder resist should be used on the bottom side ground plane to prevent wicking of the solder through the vias during the process.

Note: All linear dimensions are in millimeters.

#### Figure 59. Suggested PCB Layout For 20-Pin PWP Package



The actual thermal performance achieved with the THS6184 in the 24-pin RHF PowerPAD package or the 20-pin PWP PowerPAD package depends on the application. If the size of the internal ground plane is approximately 3 inches x 3 inches, and the chip PowerPAD is soldered to the PCB thermal pad, then the expected thermal coefficient,  $\theta_{JA}$ , is about 32°C/W for the RHF package, and is 32.6°C/W for the PWP package. (See the Package Dissipation Ratings Table for all other package metrics.) For a given  $\theta_{JA}$ , the maximum power dissipation is calculated by the following formula:

$$\mathsf{P}_{\mathsf{D}} = \left(\frac{\mathsf{T}_{\mathsf{MAX}} - \mathsf{T}_{\mathsf{A}}}{\theta_{\mathsf{JA}}}\right)$$

Where:

P<sub>D</sub> = Maximum power dissipation of THS6184 (watts)

- $T_{MAX}$  = Absolute maximum operating junction temperature (130°C)
- $T_A$  = Free-ambient air temperature (°C)

 $\theta_{JA} = \theta_{JC} + \theta_{CA}$ 

 $\theta_{JC}$  = Thermal coefficient from junction to case. See the Package Dissipation Ratings table.  $\theta_{CA}$  = Thermal coefficient from case to ambient determined by PCB layout and construction.

More complete details of the PowerPAD installation process and thermal management techniques can be found in the Texas Instruments Technical Brief, *PowerPAD Thermally Enhanced Package*. This document can be found at the TI web site (www.ti.com) by searching on the key word PowerPAD. The document can also be ordered through your local TI sales office. Refer to literature number SLMA002 when ordering.

#### **EVALUATION BOARD**

An evaluation board is available for the THS6184. This board has been configured for proper thermal management of the THS6184. The circuitry has been designed for a typical ADSL application as shown previously in this document. To order the evaluation board contact your local TI sales office or distributor.

#### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision C (March, 2007) to Revision D Page                 |   |  |  |  |  |  |  |
|---|-------------------------------------------------------------------------|---|--|--|--|--|--|--|
| • | Combined RHF and PWP package specifications for common-mode input range | 4 |  |  |  |  |  |  |
| • | Combined RHF and PWP package specifications for common-mode input range | 6 |  |  |  |  |  |  |



#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                  |        |              |         |      |         |              | (6)           |                     |              |                |         |
| THS6184PWP       | ACTIVE | HTSSOP       | PWP     | 20   | 70      | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | THS6184        | Samples |
| THS6184RHFR      | ACTIVE | VQFN         | RHF     | 24   | 3000    | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 6184           | Samples |
| THS6184RHFT      | ACTIVE | VQFN         | RHF     | 24   | 250     | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 6184           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### TEXAS INSTRUMENTS

www.ti.com

16-Jan-2023

### TUBE



### - B - Alignment groove width

\*All dimensions are nominal

| Device     | Device Package Name |        | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|---------------------|--------|------|-----|--------|--------|--------|--------|
| THS6184PWP | PWP                 | HTSSOP | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |

## **RHF0024A**



## **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **RHF0024A**

## **EXAMPLE BOARD LAYOUT**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **RHF0024A**

## **EXAMPLE STENCIL DESIGN**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



PWP (R-PDSO-G20)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G20) PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters B. Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





NOTES:

Α.

B. This drawing is subject to change without notice.

All linear dimensions are in millimeters.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **PACKAGE OUTLINE**

## **PWP0020U**

### PowerPAD <sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ and may not be present.



PowerPAD is a trademark of Texas Instruments.

## **PWP0020U**

## **EXAMPLE BOARD LAYOUT**

### PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
- numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



## **PWP0020U**

## EXAMPLE STENCIL DESIGN

## PowerPAD <sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



 Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

11. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated