











TIR1000, TIR1000I

SLLS228G - DECEMBER 1995 - REVISED AUGUST 2015

# TIR1000x Standalone IrDA™ Encoder and Decoder

### 1 Features

- Adds Infrared (IR) Port to Universal Asynchronous Receiver Transmitter (UART)
- Compatible With Infrared Data Association (IrDA<sup>™</sup>) and Hewlett Packard Serial Infrared (HPSIR)
- Provides 1200-bps to 115-kbps Data Rate
- Operates from 2.7 V to 5.5 V
- Provides Simple Interface With UART
- Decodes Negative or Positive Pulses
- Available in Two 8-Terminal Plastic Small Outline Packages (PSOP)
  - PS Package Has Slightly Larger Dimensions
     Than PW Package

## 3 Description

The TIR1000x serial infrared (SIR) encoder and decoder is a CMOS device that encodes and decodes bit data in conformance with the IrDA specification.

A transceiver device is needed to interface to the photo-sensitive diode (PIN) and the light emitting diode (LED). A UART is needed to interface to the serial data lines.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TID4000v    | TSSOP (8) | 3.00 mm × 4.40 mm |
| TIR1000x    | SO (8)    | 6.20 mm × 5.30 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# 2 Applications

- UART Interfacing
- Infrared Data Communications

### **Functional Block Diagram**





### **Table of Contents**

| 1 | Features 1                           | 7.    | 3 Feature Description                         | 6                |
|---|--------------------------------------|-------|-----------------------------------------------|------------------|
| 2 | Applications 1                       | 7.    | 4 Device Functional Modes                     | 7                |
| 3 | Description 1                        | 8 Ap  | oplication and Implementation                 | 9                |
| 4 | Revision History2                    | 8.    | 1 Application Information                     | 9                |
| 5 | Pin Configuration and Functions3     | 8.    | 2 Typical Application                         | 9                |
| 6 | Specifications                       | 9 Pc  | ower Supply Recommendations                   | <mark>1</mark> 1 |
| • | 6.1 Absolute Maximum Ratings         | 10 La | ayout                                         | 12               |
|   | 6.2 ESD Ratings 4                    | 10    | 0.1 Layout Guidelines                         | 12               |
|   | 6.3 Recommended Operating Conditions | 10    | 0.2 Layout Example                            | 12               |
|   | 6.4 Thermal Information              | 11 D  | evice and Documentation Support               | 13               |
|   | 6.5 Electrical Characteristics       | 11    | 1.1 Community Resources                       | 13               |
|   | 6.6 Switching Characteristics        | 11    | 1.2 Trademarks                                | 13               |
| 7 | Detailed Description6                | 11    | 1.3 Electrostatic Discharge Caution           | 13               |
| • | 7.1 Overview 6                       | 11    | 1.4 Glossary                                  | 13               |
|   | 7.2 Functional Block Diagram         |       | echanical, Packaging, and Orderable formation | 13               |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision F (July 1999) to Revision G

**Page** 

Added Applications, Pin Configuration and Functions section, ESD Ratings table, Typical Characteristics section, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section
 Added PS package drawing
 Changed t<sub>r</sub> output rise time FROM: 1.3 ns TO: 23.8 ns in Switching Characteristics



# Pin Configuration and Functions



#### **Pin Functions**

| PIN             |     | 1/0 | DESCRIPTION                                                                                                                                                                                               |
|-----------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                               |
| 16XCLK          | 1   | I   | Clock signal. 16XCLK must be set to 16 times the baud rate. The highest baud rate for IrDA is 115.2 kbps for which the clock frequency equals 1.843 MHz (this terminal is tied to the BAUDOUT of a UART). |
| GND             | 4   | _   | Ground                                                                                                                                                                                                    |
| IR_RXD          | 6   | I   | Infrared receiver data. IR_RXD is an IrDA-SIR-modulated input from an optoelectronics transceiver whose input pulses should be 3/16 of the baud rate period.                                              |
| IR_TXD          | 7   | 0   | Infrared transmitter data. IR_TXD is an IrDA-SIR-modulated output to an optoelectronics transceiver.                                                                                                      |
| RESET           | 5   | I   | Active high reset. RESET initializes an IrDA-SIR-decode/encode state machine (this terminal is tied to a UART reset line).                                                                                |
| U_RXD           | 3   | 0   | Receiver data. U_RXD is decoded (demodulated) data from IR_RXD according to the IrDA specification (this terminal is tied to SIN of a UART).                                                              |
| U_TXD           | 2   | I   | Transmitter data. U_TXD is encoded (modulated) data and output data as IR_TXD (this terminal is tied to SOUT from a UART).                                                                                |
| V <sub>CC</sub> | 8   | _   | Supply voltage                                                                                                                                                                                            |

# **Specifications**

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                      |            |                 | MIN                   | MAX | UNIT |
|------------------|--------------------------------------|------------|-----------------|-----------------------|-----|------|
| $V_{CC}$         | Supply voltage <sup>(2)</sup>        |            | -               | -0.5                  | 6   | V    |
| $V_{I}$          | Input voltage at any input           |            | -0.5            | V <sub>CC</sub> + 0.5 | V   |      |
| Vo               | Output voltage                       | -          | -0.5            | V <sub>CC</sub> + 0.5 | V   |      |
| т                | Operating free air temperature range | TIR1000    |                 |                       | 0   | °C   |
| T <sub>A</sub>   | Operating free-air temperature range | TIR1000I   |                 | <del>-4</del> 0       | 85  | °C   |
|                  | Case temperature for 10 seconds      | SO package |                 |                       | 260 | °C   |
| T <sub>stg</sub> | Storage temperature                  |            | <del>-</del> 65 | 150                   | °C  |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage levels are with respect to GND.

Copyright © 1995-2015, Texas Instruments Incorporated Product Folder Links: TIR1000



### 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±900  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                |          | ı   | MIN             | NOM | MAX                 | UNIT |  |
|-----------------|--------------------------------|----------|-----|-----------------|-----|---------------------|------|--|
| LOW             | VOLTAGE (3-V NOMINAL           | )        | ,   |                 |     |                     |      |  |
| V <sub>CC</sub> | Supply voltage                 |          | 2.7 | 3               | 3.3 | V                   |      |  |
| V <sub>IH</sub> | High-level input voltage       |          | 0.7 | V <sub>CC</sub> |     |                     | V    |  |
| $V_{IL}$        | Low-level input voltage        |          |     |                 |     | 0.2 V <sub>CC</sub> | V    |  |
| _               | Operating free-air temperature | TIR1000  |     | 0               |     | 70                  | °C   |  |
| $T_A$           |                                | TIR1000I |     | -40             |     | 85                  |      |  |
| STAN            | DARD VOLTAGE (5-V NO           | MINAL)   |     |                 |     |                     |      |  |
| $V_{CC}$        | Supply voltage                 |          |     | 4.5             | 5   | 5.5                 | V    |  |
| $V_{IH}$        | High-level input voltage       |          | 0.7 | V <sub>CC</sub> |     |                     | V    |  |
| $V_{IL}$        | Low-level input voltage        |          |     |                 |     | 0.2 V <sub>CC</sub> | V    |  |
| _               | Operating free-air             | TIR1000  |     | 0               |     | 70                  | °C   |  |
| $T_A$           | temperature                    | TIR1000I |     | <b>-40</b>      |     | 85                  | C    |  |

#### 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | TIR1000 PS (SO), PW (TSSOP) 8 PINS | UNIT |
|----------------------|----------------------------------------------|------------------------------------|------|
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 179.8                              | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 63.4                               | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 108.4                              | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 7.0                                | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 106.7                              | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                 | TEST (                                                                | CONDITIONS                               | MIN                    | TYP | MAX | UNIT  |  |
|------------------------|---------------------------|-----------------------------------------------------------------------|------------------------------------------|------------------------|-----|-----|-------|--|
| V                      | High-level output voltage | $I_{OH} = -4 \text{ mA}$                                              | $V_{CC} = 5 V$                           | V <sub>CC</sub> - 0.8  |     |     | V     |  |
| V <sub>OH</sub>        | High-level output voltage | $I_{OH} = -1.8 \text{ mA}$                                            | $V_{CC} = 3 V$                           | V <sub>CC</sub> - 0.55 |     |     | V     |  |
| M                      | Low level output voltage  | $I_{OL} = +4 \text{ mA}$                                              | $V_{CC} = 5 V$                           |                        |     | 0.5 | V     |  |
| V <sub>OL</sub>        | Low-level output voltage  | $I_{OL} = +1.8 \text{ mA}$                                            | $V_{CC} = 3 V$                           |                        |     | 0.5 | V<br> |  |
| I                      | II Input current          | $V_I = 0$ to $V_{CC}$                                                 | All other pins floating                  |                        |     | ±3  | μΑ    |  |
| I <sub>CC</sub>        | Supply current            | V <sub>CC</sub> = 5.25 V<br>All inputs at 0.2 V<br>No load on outputs | T <sub>A</sub> = 25°C<br>16XCLK at 2 MHz |                        |     | 1   | mA    |  |
| C <sub>i(16XCLK)</sub> | Clock input capacitance   |                                                                       |                                          |                        | 5   |     | pF    |  |
| f <sub>(16XCLK)</sub>  | Clock frequency           |                                                                       |                                          |                        |     | 2   | MHz   |  |



# 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                | PARAMETER        | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------|------------------|-----------------|-----|--------------------|-----|------|
| t <sub>r</sub> | Output rise time | No load         |     | 23.8               |     | ns   |
| t <sub>f</sub> | Output fall time | No load         |     | 9.2                |     | ns   |

(1) Typical values are at  $T_A = 25$ °C.



Figure 1. Recommended Strobing For Decoded Data

Copyright © 1995–2015, Texas Instruments Incorporated

Submit Documentation Feedback



# 7 Detailed Description

#### 7.1 Overview

TIR1000 serial infrared (SIR) encoder and decoder is a device (CMOS) that encodes and decodes bit data according with the IrDA specifications.

For the correct performance of the TIR1000 device, an optoelectronics device and a UART device are necessary. The TIR1000 device operates as an interface between wireless infrared and UART communication.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

The Infrared Data Association (IrDA) defines several protocols for sending and receiving serial infrared data, including the following rates:

- 115.2 kbps
- 0.576 Mbps
- 1.152 Mbps
- 4 Mbps

The low rate of 115.2 kbps was specified first and the others must maintain downward compatibility with it. At the 115.2 kbps rate, the protocol implemented in the hardware is fairly simple. It primarily defines a serial infrared data word to be surrounded by a start bit equal to 0 and a stop bit equal to 1. Individual bits are encoded or decoded the same whether they are start, data, or stop bits.

The TIR1000 and TIR1000I devices evaluate only single bits and follow only the 115.2-kbps protocol. The 115.2-kbps rate is a maximum rate. When both ends of the transfer are set up to a lower but matching speed, the protocol (with the TIR1000 and TIR1000I devices) still works.

The clock used to code or sample the data is 16 times the baud rate, or 1.843 MHz maximum. To code a 1, no pulse is sent or received for 1-bit time period, or 16 clock cycles. To code a 0, one pulse is sent or received within a 1-bit time period, or 16 clock cycles. The pulse must be at least 1.6 µs wide and 3 clock cycles long at 1.843 MHz. At lower baud rates, the pulse can be 1.6 µs wide or as long as 3 clock cycles.

The transmitter output, IR\_TXD, is intended to drive an LED circuit to generate an infrared pulse. The LED circuits work on positive pulses. A terminal circuit is expected to create the receiver input, IR\_RXD. Most (but not all) PIN circuits have inversion and generate negative pulses from the detected infrared light. Their output is normally high. The TIR1000 and TIR1000I devices can decode either negative or positive pulses on IR\_RXD.



#### 7.4 Device Functional Modes

#### 7.4.1 IrDA Encoder Function

Serial data from a UART is encoded to transmit data to the optoelectronics. While the serial data input to this block (U TXD) is high, the output (IR TXD) is always low, and the counter used to form a pulse on IR TXD is continuously cleared. After U\_TXD resets to 0, IR\_TXD rises on the falling edge of the seventh 16XCLK. On the falling edge of the tenth 16XCLK pulse, IR\_TXD falls, creating a 3-clock-wide pulse. While U\_TXD stays low, a pulse is transmitted during the seventh to tenth clocks of each 16-clock bit cycle.





Figure 2. IrDA-SIR Encoding Scheme **Detailed Timing Diagram** 

Figure 3. Encoding Scheme Macro View

#### 7.4.2 IrDA Decoder Function

After reset, U RXD is high and the 4-bit counter is cleared. When a falling edge is detected on IR RXD, U RXD falls on the next rising edge of 16XCLK with sufficient setup time. U RXD stays low for 16 cycles (16XCLK) and then returns to high as required by the IrDA specification. As long as no pulses (falling edges) are detected on IR RXD, U RXD remains high.





Figure 4. IrDA-SIR Decoding Scheme **Detailed Timing Diagram** 

Figure 5. Decoding Scheme Macro View

It is possible for jitter or slight frequency differences to cause the next falling edge on IR RXD to be missed for one 16XCLK cycle. In that case, a 1-clock-wide pulse appears on U\_RXD between consecutive zeroes. It is important for the UART to strobe U\_RXD in the middle of the bit time to avoid latching this 1-clock-wide pulse. The TL16C550C UART already strobes incoming serial data at the proper time. Otherwise, note that data is required to be framed by a leading zero and a trailing one. The falling edge of that first zero on U\_RXD synchronizes the read strobe. The strobe occurs on the eighth 16XCLK pulse after the U RXD falling edge and once every 16 cycles thereafter until the stop bit occurs.

> Submit Documentation Feedback Product Folder Links: TIR1000





Figure 6. Timing Causing 1-Clock-Wide Pulse Between Consecutive Ones

The TIR1000 and TIR1000I can decode positive pulses on IR\_RXD. The timing is different, but the variation is invisible to the UART. The decoder, which works from the falling edge, now recognizes a zero on the trailing edge of the pulse rather than on the leading edge. As long as the pulse width is fairly constant, as defined by the specification, the trailing edges should also be 16 clock cycles apart and data can readily be decoded. The zero appears on U\_RXD after the pulse rather than at the start of it.



Figure 7. Positive IR\_RXD Pulse Decode Detailed View



Figure 8. Positive IR\_RXD Pulse Decode Macro View

Submit Documentation Feedback

Copyright © 1995–2015, Texas Instruments Incorporated



# Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

IrDA provides several specifications for a complete set of protocols for wireless infrared communications.

### 8.2 Typical Application

A simple application of the TIR1000 device is developing a system with an optoelectronics device and a UART device (TL16C500C). Hence, the TIR1000 device interfaces between the infrared and serial devices.



Figure 9. Typical Application Schematic

Submit Documentation Feedback Copyright © 1995-2015, Texas Instruments Incorporated



## **Typical Application (continued)**

### 8.2.1 Design Requirements

Table 1 lists the design requirements for the typical application.

**Table 1. Design Requirements** 

| DESIGN PARAMETER             | EXAMPLE VALUE     |  |  |  |
|------------------------------|-------------------|--|--|--|
| Power supply                 | 3 V (low voltage) |  |  |  |
| 1.843-MHz clock source       | Crystal           |  |  |  |
| Baud rate                    | 115.2 kbps        |  |  |  |
| TRANSMITTER                  |                   |  |  |  |
| Peak wavelength              | 850–900 nm        |  |  |  |
| Intensity in angular range   | 40-500 mW/Sr      |  |  |  |
| Half angle                   | ±15-30°           |  |  |  |
| Pulse Duration at 115.2 kbps | 2.23 µs           |  |  |  |
| RECEIVER                     |                   |  |  |  |
| Irradiance in angular range  | 4-500 mW/cm2      |  |  |  |
| Half angle                   | ±15°              |  |  |  |
| Receiver latency             | 10 ms             |  |  |  |

### 8.2.2 Detailed Design Procedure

The asynchronous communications element (TL16C550C) contains a programmable baud generator that takes a clock input in the range between DC and 16 MHz and divides it by a divisor in the range between 1 and (216 - 1). The output frequency of the baud generator is sixteen times (16x) the baud rate. The formula for the divisor is shown in Equation 1.

divisor = XIN frequency input / (desired baud rate 
$$\times$$
 16) (1)

For example:

divisor = 
$$1.843 \text{ MHz} / (115.2 \text{ kbps} \times 16) = 0.9999$$
 (2)

Error (divisor) <1%



Figure 10. Typical Clock Circuits (Programmable Baud Generator)

**Table 2. Typical Crystal Oscillator Network** 

| CRYSTAL    | Rp   | RX2    | C1       | C2       |  |
|------------|------|--------|----------|----------|--|
| 1.8432 MHz | 1 ΜΩ | 1.5 kΩ | 10-30 pF | 40–60 pF |  |



### 8.2.3 Application Curves



# 9 Power Supply Recommendations

All power rails require a 10-µF capacitor or 1-µF capacitors for stability and noise immunity. These bulk capacitors can be placed anywhere on the power rail. The smaller decoupling capacitors must be placed as close to the power pins of the TIR1000 device as possible with an optimal grouping of two of differing values per pin.

Copyright © 1995–2015, Texas Instruments Incorporated

Product Folder Links: *TIR1000* 



# 10 Layout

### 10.1 Layout Guidelines

There is no fundamental information about how many layers should be used and how the board stackup should look. Again, the easiest way the get good results is to use the design from the EVMs of Texas Instruments. The magazine *Elektronik Praxis* has published an article with an analysis of different board stackups. These are listed in Table 3. Generally, the use of microstrip traces needs at least two layers, whereas one of them must be a GND plane. Better is the use of a four-layer PCB, with a GND and a VCC plane and two signal layers. If the circuit is complex and signals must be routed as stripline, because of propagation delay and/or characteristic impedance, a six-layer stackup should be used.

MODEL 1 **MODEL 2** MODEL 3 MODEL 4 Layer 1 SIG SIG SIG **GND** Layer 2 SIG **GND** GND SIG VCC VCC VCC Layer 3 SIG Layer 4 GND SIG VCC SIG Decoupling Good Bad Good Bad **EMC** Bad Bad Bad Bad Signal integrity Bad Bad Good Bad Self disturbance Satisfaction Satisfaction Satisfaction High

Table 3. Possible Board Stackup on a Four-Layer PCB

Avoid right-angle bends in a trace and try to route them at least with two 45° corners. To minimize any impedance change, the best routing would be a round bend as shown in Figure 13.



Figure 13. Poor and Good Right Angle Bends

#### 10.2 Layout Example



Figure 14. Layout Example

Copyright © 1995–2015, Texas Instruments Incorporated Product Folder Links: *TIR1000* 



## 11 Device and Documentation Support

### 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments.

IrDA is a trademark of Infrared Data Association.

### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





17-Mar-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
| TIR1000IPS       | ACTIVE | so           | PS                 | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | IR1000I                 | Samples |
| TIR1000IPSR      | ACTIVE | so           | PS                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | IR1000I                 | Samples |
| TIR1000IPW       | ACTIVE | TSSOP        | PW                 | 8    | 150            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | R1000I                  | Samples |
| TIR1000IPWG4     | ACTIVE | TSSOP        | PW                 | 8    | 150            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | R1000I                  | Samples |
| TIR1000IPWR      | ACTIVE | TSSOP        | PW                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | R1000I                  | Samples |
| TIR1000IPWRG4    | ACTIVE | TSSOP        | PW                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | R1000I                  | Samples |
| TIR1000PSR       | ACTIVE | so           | PS                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | IR1000                  | Samples |
| TIR1000PSRG4     | ACTIVE | so           | PS                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | IR1000                  | Samples |
| TIR1000PWR       | ACTIVE | TSSOP        | PW                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | IR1000                  | Samples |
| TIR1000PWRG4     | ACTIVE | TSSOP        | PW                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | IR1000                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# PACKAGE OPTION ADDENDUM

17-Mar-2017

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 19-Mar-2015

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All difficultions are florifinal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TIR1000IPSR                      | SO              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |
| TIR1000IPWR                      | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TIR1000PWR                       | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 19-Mar-2015



#### \*All dimensions are nominal

| 7 III GITTIOTIOTOTIO GITO TIOTITITICI |              |                 |          |      |             |            |             |  |
|---------------------------------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| Device                                | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
| TIR1000IPSR                           | SO           | PS              | 8        | 2000 | 367.0       | 367.0      | 38.0        |  |
| TIR1000IPWR                           | TSSOP        | PW              | 8        | 2000 | 367.0       | 367.0      | 35.0        |  |
| TIR1000PWR                            | TSSOP        | PW              | 8        | 2000 | 367.0       | 367.0      | 35.0        |  |



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# PS (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE PACKAGE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.