

www.ti.com

SLVS969C-OCTOBER 2009-REVISED AUGUST 2013

# SINGLE DIFFERENTIAL COMPARATOR

Check for Samples: TL331-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- Single Supply or Dual Supplies
- Wide Range of Supply Voltage: 2 V to 36 V
- Low Supply-Current Drain Independent of Supply Voltage: 0.4 mA Typ.
- Low Input Bias Current: 25 nA Typ.
- Low Input Offset Voltage: 2 mV Typ.
- Common-Mode Input Voltage Range Includes Ground
- Differential Input Voltage Range Equal to Maximum-Rated Supply Voltage: ±36 V
- Low Output Saturation Voltage
- Output Compatible With TTL, MOS, and CMOS

## DESCRIPTION AND ORDERING INFORMATION

This device consists of a single voltage comparator designed to operate from a single power supply over a wide range of voltages. Operation from dual supplies also is possible if the difference between the two supplies is 2 V to 36 V and  $V_{CC}$  is at least 1.5 V more positive than the input common-mode voltage. Current drain is independent of the supply voltage. To achieve wired-AND relationships, one can connect the output to other open-collector outputs.

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACK         | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |  |  |  |  |
|----------------|--------------|--------------------|-----------------------|------------------|--|--|--|--|--|
| –40°C to 85°C  | SOT-23 – DBV | Reel of 3000       | TL331IDBVRQ1          | TQ1U             |  |  |  |  |  |
| -40°C to 125°C | SOT-23 – DBV | Reel of 3000       | TL331QDBVRQ1          | T1RU             |  |  |  |  |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLVS969C-OCTOBER 2009-REVISED AUGUST 2013



www.ti.com



Note: Current values shown are nominal.

#### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

over operating free-air temperature range (unless otherwise noted)

| $V_{CC}$         | Supply voltage <sup>(2)</sup>                             | 36 V           |
|------------------|-----------------------------------------------------------|----------------|
| V <sub>ID</sub>  | Differential input voltage <sup>(3)</sup>                 | ±36 V          |
| VI               | Input voltage range (either input)                        | –0.3 V to 36 V |
| Vo               | Output voltage                                            | 36 V           |
| I <sub>O</sub>   | Output current                                            | 20 mA          |
|                  | Duration of output short-circuit to ground <sup>(4)</sup> | Unlimited      |
| TJ               | Operating virtual junction temperature                    | 150°C          |
| T <sub>stg</sub> | Storage temperature range                                 | –65°C to 150°C |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential voltages, are with respect to the network ground.

(3) Differential voltages are at IN+ with respect to IN-.

(4) Short circuits from outputs to  $V_{CC}$  can cause excessive heating and eventual destruction.



SLVS969C - OCTOBER 2009-REVISED AUGUST 2013

#### www.ti.com

#### THERMAL INFORMATION

|                    |                                                             | TL331-Q1 |      |
|--------------------|-------------------------------------------------------------|----------|------|
|                    | THERMAL METRIC <sup>(1)</sup>                               | DBV      | UNIT |
|                    |                                                             | 5 PINS   |      |
| θ <sub>JA</sub>    | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 218.3    | °C/W |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 87.3     | °C/W |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance <sup>(4)</sup>         | 44.9     | °C/W |
| Ψ <sub>JT</sub>    | Junction-to-top characterization parameter <sup>(5)</sup>   | 4.3      | °C/W |
| Ψјв                | Junction-to-board characterization parameter <sup>(6)</sup> | 44.1     | °C/W |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A      | °C/W |

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as

specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

## **ELECTRICAL CHARACTERISTICS**

at specified free-air temperature,  $V_{CC} = 5 V$  (unless otherwise noted)

|                                          | PARAMETER                                       | TEST CONDITIONS <sup>(1)</sup>                                                                                                          | T <sub>A</sub> | MIN                        | TYP | MAX  | UNIT |  |
|------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------|-----|------|------|--|
| V                                        | land the standard                               | $V_{CC} = 5 V$ to 30 V, $V_{O} = 1.4 V$ ,                                                                                               | 25°C           |                            | 2   | 5    |      |  |
| V <sub>IO</sub>                          | Input offset voltage                            | $V_{IC} = V_{IC(min)}$                                                                                                                  | -40°C to 125°C |                            |     | 9    | mV   |  |
|                                          | Input offect ourrest                            |                                                                                                                                         | 25°C           |                            | 5   | 50   | ~ ^  |  |
| I <sub>IO</sub>                          | Input offset current                            | $V_{O} = 1.4 V$                                                                                                                         | -40°C to 125°C |                            |     | 250  | nA   |  |
|                                          | Input biog ourrent                              |                                                                                                                                         | 25°C           |                            | -25 | -250 | 2    |  |
| I <sub>IB</sub>                          | Input bias current                              | V <sub>O</sub> = 1.4 V                                                                                                                  | -40°C to 125°C |                            |     | -400 | nA   |  |
| V                                        | Common-mode input voltage                       |                                                                                                                                         | 25°C           | 0 to V <sub>CC</sub> – 1.5 |     |      | N/   |  |
| VICR                                     | V <sub>ICR</sub> range <sup>(2)</sup>           |                                                                                                                                         | -40°C to 125°C | 0 to $V_{CC} - 2$          |     |      | V    |  |
| $A_{\text{VD}}$                          | Large-signal differential-voltage amplification | $\label{eq:V_CC} \begin{array}{l} V_{CC} = 15 \ V, \ V_O = 1.4 \ V \ to \ 11.4 \ V, \\ R_L \geq 15 \ k\Omega \ to \ V_{CC} \end{array}$ | 25°C           | 50                         | 200 |      | V/mV |  |
|                                          | Lligh lovel output ourrest                      | V <sub>OH</sub> = 5 V, V <sub>ID</sub> = 1 V                                                                                            | 25°C           |                            | 0.1 | 50   | nA   |  |
| I <sub>OH</sub>                          | High-level output current                       | V <sub>OH</sub> = 30 V, V <sub>ID</sub> = 1 V                                                                                           | -40°C to 125°C |                            |     | 1    | μA   |  |
| V                                        |                                                 |                                                                                                                                         | 25°C           |                            | 150 | 400  |      |  |
| V <sub>OL</sub> Low-level output voltage | $I_{OL} = 4 \text{ mA}, V_{ID} = -1 \text{ V}$  | -40°C to 125°C                                                                                                                          |                |                            | 700 | mV   |      |  |
| I <sub>OL</sub>                          | Low-level output current                        | $V_{OL} = 1.5 V, V_{ID} = -1 V$                                                                                                         | 25°C           | 6                          |     |      | mA   |  |
| I <sub>CC</sub>                          | Supply current                                  | $R_L = \infty$ , $V_{CC} = 5 V$                                                                                                         | 25°C           |                            | 0.4 | 0.7  | mA   |  |

(1) All characteristics are measured with zero common-mode input voltage, unless otherwise specified.

(2) The voltage at either input or common-mode should not be allowed to go negative by more than 0.3 V. The upper end of the common-mode voltage range is V<sub>CC+</sub> – 1.5 V at 25°C, but either or both inputs can go to 30 V without damage.

#### SWITCHING CHARACTERISTICS

 $V_{CC} = 5 V, T_A = 25^{\circ}C$ 

| PARAMETER     | TEST CONDITION                                                               | TYP                                   | UNIT |    |
|---------------|------------------------------------------------------------------------------|---------------------------------------|------|----|
| Deepense time | <b>D</b> connected to E V through E 1 kQ. C $15 \text{ n} \text{F}^{(1)}(2)$ | 100-mV input step with 5-mV overdrive | 1.3  |    |
| Response time | $R_L$ connected to 5 V through 5.1 kΩ, $C_L$ = 15 pF $^{(1)}$ $^{(2)}$       | TTL-level input step                  | 0.3  | μs |

(1) C<sub>L</sub> includes probe and jig capacitance.

(2) The response time specified is the interval between the input step function and the instant when the output crosses 1.4 V.



www.ti.com

#### **REVISION HISTORY**

| Changes from Revision B (September 2012) to Revision C                       | Page |
|------------------------------------------------------------------------------|------|
| Added a Thermal Information table                                            |      |
| Changed V <sub>ICR</sub> in the Electrical Characteristics                   | 3    |
| Changed test conditions of I <sub>OL</sub> in the Electrical Characteristics |      |
| Changes from Revision A (July 2010) to Revision B                            | Page |
| Changed V <sub>ICR</sub> in the Electrical Characteristics                   | 3    |



11-Apr-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| TL331IDBVRQ1     | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TQ1U              | Samples |
| TL331QDBVRQ1     | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | T1RU              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF TL331-Q1 :



www.ti.com

## PACKAGE OPTION ADDENDUM

11-Apr-2013

• Catalog: TL331

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nomina | al              |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TL331IDBVRQ1               | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TL331QDBVRQ1               | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

3-Aug-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL331IDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TL331QDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |

## DBV 5

# **GENERIC PACKAGE VIEW**

# SOT-23 - 1.45 mm max height SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **DBV0005A**



# **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Reference JEDEC MO-178.



# DBV0005A

# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBV0005A

# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Board assembly site may have different recommendations for stencil design.



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated