

# 3.2W Mono Class-D Audio Power Amplifier With 6-dB Gain and Auto Short-Circuit Recovery

Check for Samples: TPA2037D1

# FEATURES

- Powerful Mono Class-D Speaker Amplifier
  - 3.24 W (4 Ω, 5 V, 10% THDN)
  - 2.57 W (4 Ω, 5 V, 1% THDN)
  - 1.80 W (8 Ω, 5 V, 10% THDN)
  - 1.46 W (8 Ω, 5 V, 1% THDN)
- +6 dB Fixed Gain
- Integrated Image Reject Filter for DAC Noise Reduction
- Low Output Noise of 20 μV
- Low Quiescent Current of 1.5 mA
- Differential Input Impedance of 300 kΩ
- Auto-Recovering Short-Circuit Protection
- Thermal-Overload Protection
- Filter-Free Mono Class-D Amp
- 9-Ball 1,21 mm × 1,16 mm 0,4mm Pitch WCSP

## **APPLICATION CIRCUIT**

### APPLICATIONS

- Wireless or Cellular Handsets and PDAs
- Portable Navigation Devices
- General Portable Audio Devices

### DESCRIPTION

The TPA2037D1 is a 3.2 W high efficiency filter-free class-D audio power amplifier (class-D amp) with 6 dB of fixed gain in a 1.21 mm x 1.16 mm wafer chip scale package (WCSP). The device requires only one external component.

Features like 95% efficiency, 1.5 mA quiescent current, 0.1  $\mu$ A shutdown current, 81-dB PSRR, 20  $\mu$ V output noise, and improved RF immunity make the TPA2037D1 class-D amplifier ideal for cellular handsets. A start-up time of 4 ms with no audible pop makes the TPA2037D1 ideal for PDA and smart-phone applications.



TPA2037D1 9-BALL 0.4mm PITCH WAFER CHIP SCALE PACKAGE (YFF) (TOP VIEW OF PCB) • IN+ GND Vo-



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

A

# TPA2037D1

SLOS648B-OCTOBER 2009-REVISED JUNE 2010

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGED DEVICES <sup>(1)</sup> | PART NUMBER <sup>(2)</sup> | SYMBOL |
|----------------|---------------------------------|----------------------------|--------|
| 40%C to 05%C   |                                 | TPA2037D1YFFR              | OCA    |
| —40°C to 85°C  | 9-ball WSCP                     | TPA2037D1YFFT              | OCA    |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com

(2) The YFF package is only available taped and reeled. The suffix "R" indicates a reel of 3000, the suffix "T" indicates a reel of 250.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range,  $T_A = 25^{\circ}C$  (unless otherwise noted)<sup>(1)</sup>

|                                    |                                                                      |                                                | VALUE                         | UNIT |
|------------------------------------|----------------------------------------------------------------------|------------------------------------------------|-------------------------------|------|
|                                    | Supply voltage                                                       | In active mode                                 | -0.3 to 6.0                   | V    |
| V <sub>DD</sub> , PV <sub>DD</sub> | Supply voltage                                                       | In shutdown mode                               | -0.3 to 6.0                   | V    |
| VI                                 | Input voltage                                                        | EN, IN+, IN-                                   | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| R <sub>L</sub>                     | Minimum load resistance<br>Output continuous total power dissipation |                                                | 3.2                           |      |
|                                    |                                                                      |                                                | See Dissipation Rating Table  |      |
| T <sub>A</sub>                     | Operating free-ai                                                    | Operating free-air temperature range -40 to 85 |                               |      |
| TJ                                 | Operating junction                                                   | n temperature range                            | -40 to 150                    | °C   |
| T <sub>stg</sub>                   | Storage tempera                                                      | ture range                                     | -65 to 85                     | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability.

#### **DISSIPATION RATINGS**

| PACKAGE    | DERATING FACTOR <sup>(1)</sup> | T <sub>A</sub> < 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |  |
|------------|--------------------------------|-----------------------|-----------------------|-----------------------|--|
| YFF (WCSP) | 4.2 mW/°C                      | 525 mW                | 336 mW                | 273 mW                |  |

(1) Derating factor measure with high K board.

### **RECOMMENDED OPERATING CONDITIONS**

|                   |                                 |                                            | MIN  | МАХ                  | UNIT |
|-------------------|---------------------------------|--------------------------------------------|------|----------------------|------|
| $V_{DD}, PV_{DD}$ | Class-D supply voltage          |                                            | 2.5  | 5.5                  | V    |
| VIH               | High-level input voltage        | EN                                         | 1.3  |                      | V    |
| VIL               | Low-level input voltage         | EN                                         |      | 0.35                 | V    |
| VIC               | Common mode input voltage range | V <sub>DD</sub> = 2.5V, 5.5V, CMRR ≥ 49 dB | 0.75 | V <sub>DD</sub> -1.1 | V    |
| T <sub>A</sub>    | Operating free-air temperature  |                                            | -40  | 85                   | °C   |



www.ti.com



## **ELECTRICAL CHARACTERISTICS**

|                    | PARAMETER                                          | TEST CONDITIONS                                                         | MIN | TYP | MAX | UNIT |
|--------------------|----------------------------------------------------|-------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>OS</sub>    | Output offset voltage (measured<br>differentially) | $V_{I} = 0 \text{ V}, V_{DD} = 2.5 \text{ V} \text{ to } 5.5 \text{ V}$ |     | 1   | 5   | mV   |
| I <sub>IH</sub>    | High-level EN input current                        | $V_{DD} = 5.5 \text{ V}, V_{EN} = 5.5 \text{ V}$                        |     |     | 50  | μA   |
| I <sub>IL</sub>    | Low-level EN input current                         | V <sub>DD</sub> = 5.5 V, V <sub>EN</sub> = 0 V                          |     |     | 1   | μA   |
|                    |                                                    | $V_{DD} = 5.5 V$ , no load                                              |     | 1.8 | 2.5 |      |
| $I_{(Q)}$          | Quiescent current                                  | $V_{DD} = 3.6 V$ , no load                                              |     | 1.5 | 2.3 | mA   |
|                    |                                                    | $V_{DD}$ = 2.5 V, no load                                               |     | 1.3 | 2.1 |      |
| I <sub>(SD)</sub>  | Shutdown current                                   | V <sub>EN</sub> = 0.35 V, V <sub>DD</sub> = 3.6 V                       |     | 0.1 | 2   | μA   |
| R <sub>O, SD</sub> | Output impedance in shutdown mode                  | V <sub>EN</sub> = 0.35 V                                                |     | 2   |     | kΩ   |
| f <sub>(SW)</sub>  | Switching frequency                                | V <sub>DD</sub> = 2.5 V to 5.5 V                                        | 250 | 300 | 350 | kHz  |
| A <sub>V</sub>     | Gain                                               | $V_{DD}$ = 2.5 V to 5.5 V, $R_{L}$ = no load                            | 5.5 | 6.0 | 6.5 | dB   |
| R <sub>EN</sub>    | Resistance from EN to GND                          |                                                                         |     | 300 |     | kΩ   |
| R <sub>IN</sub>    | Single ended input resistance                      | V <sub>EN</sub> ≥ V <sub>IH</sub>                                       |     | 150 |     |      |
|                    |                                                    | V <sub>EN</sub> ≤ V <sub>IL</sub>                                       |     | 75  |     | kΩ   |

### **OPERATING CHARACTERISTICS**

 $V_{DD}$  = 3.6 V,  $T_A$  = 25°C,  $R_L$  = 8  $\Omega$  (unless otherwise noted)

|                 | PARAMETER                       | TEST CONDITIONS                                                                   |                         | MIN TYP | MAX | UNIT          |
|-----------------|---------------------------------|-----------------------------------------------------------------------------------|-------------------------|---------|-----|---------------|
|                 |                                 |                                                                                   | $V_{DD} = 5 V$          | 3.24    |     |               |
|                 |                                 | THD + N = 10%, f = 1 kHz, $R_L = 4 \Omega$                                        | V <sub>DD</sub> = 3.6 V | 1.62    |     | W             |
|                 |                                 |                                                                                   | V <sub>DD</sub> = 2.5 V | 0.70    |     |               |
|                 |                                 |                                                                                   | $V_{DD} = 5 V$          | 2.57    |     |               |
|                 |                                 | THD + N = 1%, f = 1 kHz, $R_L$ = 4 $\Omega$                                       | V <sub>DD</sub> = 3.6 V | 1.32    |     | W             |
| Pa              |                                 |                                                                                   | V <sub>DD</sub> = 2.5 V | 0.57    |     |               |
| Po              | Output power                    |                                                                                   | $V_{DD} = 5 V$          | 1.80    |     |               |
|                 |                                 | THD + N = 10%, f = 1 kHz, $R_L = 8 \Omega$                                        | V <sub>DD</sub> = 3.6 V | 0.91    |     | W             |
|                 |                                 |                                                                                   | $V_{DD} = 2.5 V$        | 0.42    |     |               |
|                 |                                 |                                                                                   | $V_{DD} = 5 V$          | 1.46    |     | W             |
|                 |                                 | THD + N = 1%, f = 1 kHz, $R_L = 8 \Omega$                                         | $V_{DD} = 3.6 V$        | 0.74    |     |               |
|                 |                                 |                                                                                   | $V_{DD} = 2.5 V$        | 0.33    |     |               |
| V               |                                 | V <sub>DD</sub> = 3.6 V, Inputs AC grounded                                       | A-weighting             | 20      |     |               |
| V <sub>n</sub>  | Noise output voltage            | with $C_1 = 2\mu F$ , f = 20 Hz to 20 kHz                                         | No weighting            | 26      |     | $\mu V_{RMS}$ |
|                 |                                 | $V_{DD} = 5.0 \text{ V}, P_{O} = 1.0 \text{ W}, f = 1 \text{ kHz}, R_{L}$         | 0.12%                   |         |     |               |
|                 |                                 | $V_{DD} = 3.6 \text{ V}, P_{O} = 0.5 \text{ W}, f = 1 \text{ kHz}, R_{L}$         | 0.05%                   |         |     |               |
| THD+N           | Total harmonic distortion plus  | $V_{DD}$ = 2.5 V, P <sub>O</sub> = 0.2 W, f = 1 kHz, R <sub>L</sub>               | = 8 Ω                   | 0.05%   |     |               |
| I HD+N          | noise                           | $V_{DD} = 5.0 \text{ V}, P_{O} = 2.0 \text{ W}, f = 1 \text{ kHz}, R_{L}$         | =4 Ω                    | 0.32%   |     |               |
|                 |                                 | $V_{DD} = 3.6 \text{ V}, P_{O} = 1.0 \text{ W}, f = 1 \text{ kHz}, R_{L}$         | = 4 Ω                   | 0.11%   |     |               |
|                 |                                 | $V_{DD}$ = 2.5 V, P <sub>O</sub> = 0.4 W, f = 1 kHz, R <sub>L</sub>               | 0.12%                   |         |     |               |
| PSRR            | AC power supply rejection ratio | $V_{DD}$ = 3.6 V, Inputs AC grounded with 200 mV <sub>pp</sub> ripple, f = 217 Hz | 81                      |         | dB  |               |
| CMRR            | Common mode rejection ratio     | $V_{DD} = 3.6 \text{ V}, V_{IC} = 1 \text{ V}_{PP}, \text{ f} = 217 \text{ Hz}$   |                         | 79      |     | dB            |
| Τ <sub>SU</sub> | Startup time from shutdown      | V <sub>DD</sub> = 3.6 V                                                           |                         | 4       |     | ms            |

Copyright © 2009–2010, Texas Instruments Incorporated

SLOS648B-OCTOBER 2009-REVISED JUNE 2010

#### TEXAS INSTRUMENTS

www.ti.com

# **OPERATING CHARACTERISTICS (continued)**

 $V_{\text{DD}}$  = 3.6 V,  $T_{\text{A}}$  = 25°C,  $R_{\text{L}}$  = 8  $\Omega$  (unless otherwise noted)

|                 | PARAMETER                                                                                                                         | TEST CONDITIONS                                              | MIN | TYP | MAX | UNIT |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----|-----|-----|------|
|                 |                                                                                                                                   | $V_{DD}$ = 3.6 V, $V_{O+}$ shorted to VDD                    |     | 2   |     |      |
| I <sub>SC</sub> |                                                                                                                                   | $V_{DD}$ = 3.6 V, $V_{O-}$ shorted to VDD                    | 2   |     |     |      |
|                 | Short circuit protection threshold                                                                                                | tion $V_{DD} = 3.6 \text{ V}, V_{O+} \text{ shorted to GND}$ |     | 2   |     | А    |
|                 |                                                                                                                                   | $V_{DD}$ = 3.6 V, $V_{O-}$ shorted to GND                    |     | 2   |     |      |
|                 |                                                                                                                                   | $V_{DD}$ = 3.6 V, $V_{O+}$ shorted to $V_{O-}$               |     | 2   |     |      |
| T <sub>AR</sub> | Time for which output is<br>disabled after a short circuit<br>event, after which<br>auto-recovery trials are<br>continuously made | $V_{DD} = 2.5 V \text{ to } 5.5 V$                           |     | 100 |     | ms   |

#### **Terminal Functions**

| TER              | TERMINAL  |     | TERMINAL                                                                                                                                                                                          |  | TERMINAL |  | DECODIDITION |
|------------------|-----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|----------|--|--------------|
| NAME             | WCSP BALL | I/O | DESCRIPTION                                                                                                                                                                                       |  |          |  |              |
| IN–              | C1        | I   | Negative differential audio input.                                                                                                                                                                |  |          |  |              |
| IN+              | A1        | I   | Positive differential audio input.                                                                                                                                                                |  |          |  |              |
| V <sub>O-</sub>  | A3        | 0   | Negative BTL audio output.                                                                                                                                                                        |  |          |  |              |
| V <sub>O+</sub>  | C3        | 0   | Positive BTL audio output.                                                                                                                                                                        |  |          |  |              |
| GND              | A2        | I   | Analog ground terminal. Must be connected to same potential as PGND using a direct connection to a single point ground.                                                                           |  |          |  |              |
| PGND             | B3        | I   | High-current Analog ground terminal. Must be connected to same potential as GND using a direct connection to a single point ground.                                                               |  |          |  |              |
| V <sub>DD</sub>  | B1        | I   | Power supply terminal. Must be connected to same power supply as PV <sub>DD</sub> using a direct connection. Voltage must be within values listed in Recommended Operating Conditions table.      |  |          |  |              |
| PV <sub>DD</sub> | B2        | I   | High-current Power supply terminal. Must be connected to same power supply as $V_{DD}$ using a direct connection. Voltage must be within values listed in Recommended Operating Conditions table. |  |          |  |              |
| EN               | C2        | Ι   | Enable terminal. Connect to Logic High voltage to enable device, Logic Low voltage to disable (shutdown).                                                                                         |  |          |  |              |

## FUNCTIONAL BLOCK DIAGRAM





### **TEST SETUP FOR GRAPHS**



- 1.  $C_1$  was shorted for any common-mode input voltage measurement. All other measurements were taken with  $C_1 = 0.1 \mu F$  (unless otherwise noted).
- 2.  $C_{S1} = 0.1 \mu F$  is placed very close to the device. The optional  $C_{S2} = 10 \mu F$  is used for datasheet graphs.
- 3. The 30-kHz low-pass filter is required even if the analyzer has an internal low-pass filter. An RC low-pass filter (1k $\Omega$ , 4700pF) is used on each output for the data sheet graphs.

**TPA2037D1** SLOS648B-OCTOBER 2009-REVISED JUNE 2010



www.ti.com









200

150

100

50

0

0.0

bp - Supply Current - nA

V<sub>DD</sub> = 2.5 V

 $V_{DD} = 3.6 V$  $V_{DD} = 5.0 V$ 

0.1









Figure 9.

Figure 8.

V<sub>EN</sub> – EN Voltage – V

0.3

0.4

0.5

0.2

vs LOAD RESISTANCE





**TPA2037D1** SLOS648B-OCTOBER 2009-REVISED JUNE 2010 Texas INSTRUMENTS

www.ti.com



Copyright © 2009–2010, Texas Instruments Incorporated



### **TYPICAL CHARACTERISTICS (continued)**









Figure 21.





Figure 20.









#### Copyright © 2009–2010, Texas Instruments Incorporated

**TPA2037D1** SLOS648B-OCTOBER 2009-REVISED JUNE 2010



## **TYPICAL CHARACTERISTICS (continued)**

 $V_{\text{DD}} = 3.6 \text{ V}, \text{ } C_{\text{I}} = 0.1 \text{ } \mu\text{F}, \text{ } C_{\text{S1}} = 0.1 \text{ } \mu\text{F}, \text{ } C_{\text{S2}} = 10 \text{ } \mu\text{F}, \text{ } T_{\text{A}} = 25^{\circ}\text{C}, \text{ } R_{\text{L}} = 8 \text{ } \Omega \text{ (unless otherwise noted)}$ 

0.5 0.0

0

-10

-20 -30 -40 -50 -60 -70 -80 -90 -100

CMRR – Common Mode Rejection Ratio – dB

V<sub>D</sub> 500 mV/div

Vout 500 µV/div

> 0 2.5 5

-25

-75 -100 -125 -150 -175

- dBV -50

V<sub>O</sub> - Output Voltage -200 0 2.4 4.8 7.2 9.6 f - Frequency - kHz



24



14.4 16.8 19.2 21.6

12

10 Submit Documentation Feedback Texas INSTRUMENTS

www.ti.com



### **APPLICATION INFORMATION**

#### SHORT CIRCUIT AUTO-RECOVERY

When a short-circuit event occurs, the TPA2037D1 goes to shutdown mode and activates the integrated auto-recovery process whose aim is to return the device to normal operation once the short-circuit is removed. This process repeatedly examines (once every 100ms) whether the short-circuit condition persists, and returns the device to normal operation immediately after the short-circuit condition is removed. This feature helps protect the device from large currents and maintain a good long-term reliability.

#### INTEGRATED IMAGE REJECT FILTER FOR DAC NOISE REJECTION

In applications which use a DAC to drive Class-D amplifiers, out-of-band noise energy present at the DAC's image frequencies fold back into the audio-band at the output of the Class-D amplifier. An external low-pass filter is often placed between the DAC and the Class-D amplifier in order to attenuate this noise.

The TPA2037D1 has an integrated Image Reject Filter with a low-pass cutoff frequency of 130 kHz, which significantly attenuates this noise. Depending on the system noise specification, the integrated Image Reject Filter may help eliminate external filtering, thereby saving board space and component cost.

#### **COMPONENT SELECTION**

Figure 28 shows the TPA2037D1 typical schematic with differential inputs, while Figure 29 shows the TPA2037D1 with differential inputs and input capacitors. Figure 30 shows the TPA2037D1 with a single-ended input.

#### Decoupling Capacitors (C<sub>S1</sub>, C<sub>S2</sub>)

The TPA2037D1 is a high-performance class-D audio amplifier that requires adequate power supply decoupling to ensure the efficiency is high and total harmonic distortion (THD) is low. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor  $C_{S1} = 0.1 \mu F$ , placed as close as possible to the device  $V_{DD}$  lead works best. Placing  $C_{S1}$  close to the TPA2037D1 is important for the efficiency of the class-D amplifier, because any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency. For filtering lower-frequency noise signals, a 10  $\mu$ F or greater capacitor ( $C_{S2}$ ) placed near the audio power amplifier would also help, but it is not required in most applications because of the high PSRR of this device. Typically, the smaller the capacitor's case size, the lower the inductance and the closer it can be placed to the TPA2037D1. X5R and X7R dielectric capacitors are recommended for both  $C_{S1}$  and  $C_{S2}$ .

#### Input Capacitors (C<sub>I</sub>)

The TPA2037D1 does not require input coupling capacitors if the design uses a differential source that is biased within the common-mode input voltage range. That voltage range is listed in the Recommended Operating Conditions table. If the input signal is not biased within the recommended common-mode input range, such as in needing to use the input as a high pass filter, shown in Figure 29, or if using a single-ended source, shown in Figure 30, input coupling capacitors are required. The same value capacitors should be used on both IN+ and IN- for best pop performance. The 3-dB high-pass cutoff frequency  $f_c$  of the filter formed by the input coupling capacitor  $C_1$  and the input resistance  $R_1$  (typically 150 k $\Omega$ ) of the TPA2037D1 is given by Equation 1:

$$f_{\rm C} = \frac{1}{\left(2\pi R_{\rm I} C_{\rm I}\right)} \tag{1}$$

The value of the input capacitor is important to consider as it directly affects the bass (low frequency) performance of the circuit. Speaker response may also be taken into consideration when setting the corner frequency using input capacitors. Solving for the input coupling capacitance, we get:

$$C_{I} = \frac{I}{\left(2\pi R_{I} f_{C}\right)}$$
<sup>(2)</sup>

If the corner frequency is within the audio band, the capacitors should have a tolerance of  $\pm 10\%$  or better, because any mismatch in capacitance causes an impedance mismatch at the corner frequency and below.

#### Copyright © 2009–2010, Texas Instruments Incorporated

TPA2037D1 SLOS648B-OCTOBER 2009-REVISED JUNE 2010



For a flat low-frequency response, use large input coupling capacitors (0.1  $\mu$ F or larger). X5R and X7R dielectric capacitors are recommended.



Figure 28. Typical TPA2037D1 Application Schematic With DC-coupled Differential Input



Figure 29. TPA2037D1 Application Schematic With Differential Input and Input Capacitors



Figure 30. TPA2037D1 Application Schematic With Single-Ended Input



#### EFFICIENCY AND THERMAL INFORMATION

The maximum ambient operating temperature of the TPA2037D1 depends on the load resistance, power supply voltage and heat-sinking ability of the PCB system. The derating factor for the YFF package is shown in the dissipation rating table. Converting this to  $\theta_{JA}$ :

$$\theta_{JA} = \frac{1}{\text{Derating Factor}}$$
(3)

Given  $\theta_{JA}$  (from the Package Dissipation ratings table), the maximum allowable junction temperature (from the Absolute Maximum ratings table), and the maximum internal dissipation (from Power Dissipation vs Output Power figures) the maximum ambient temperature can be calculated with the following equation. Note that the units on these figures are Watts RMS. Because of crest factor (ratio of peak power to RMS power) from 9–15 dB, thermal limitations are not usually encountered.

$$T_A Max = T_J Max - \theta_{JA} P_{Dmax}$$
(4)

The TPA2037D1 is designed with thermal protection that turns the device off when the junction temperature surpasses 150°C to prevent damage to the IC. Note that the use of speakers less resistive than 4- $\Omega$  (typ) is not advisable. Below 4- $\Omega$  (typ) the thermal performance of the device dramatically reduces because of increased output current and reduced amplifier efficiency. The Absolute Maximum rating of 3.2- $\Omega$  covers the manufacturing tolerance of a 4- $\Omega$  speaker and speaker impedance decrease due to frequency.  $\theta_{JA}$  is a gross approximation of the complex thermal transfer mechanisms between the device and its ambient environment. If the  $\theta_{JA}$  calculation reveals a potential problem, a more accurate estimate should be made.

#### WHEN TO USE AN OUTPUT FILTER

Design the TPA2037D1 without an Inductor / Capacitor (LC) output filter if the traces from the amplifier to the speaker are short. Wireless handsets and PDAs are great applications for this class-D amplifier to be used without an output filter.

The TPA2037D1 does not require an LC output filter for short speaker connections (approximately 100 mm long or less). A ferrite bead can often be used in the design if failing radiated emissions testing without an LC filter; and, the frequency-sensitive circuit is greater than 1 MHz. If choosing a ferrite bead, choose one with high impedance at high frequencies, but very low impedance at low frequencies. The selection must also take into account the currents flowing through the ferrite bead. Ferrites can begin to loose effectiveness at much lower than rated current values. See the EVM User's Guide (SLOU266) for components used successfully by TI.

Figure 31 shows a typical ferrite-bead output filter.



Figure 31. Typical Ferrite Chip Bead Filter



### PRINTED CIRCUIT BOARD LAYOUT

In making the pad size for the WCSP balls, it is recommended that the layout use nonsolder mask defined (NSMD) land. With this method, the solder mask opening is made larger than the desired land area, and the opening size is defined by the copper pad width. Figure 32 shows the appropriate diameters for a WCSP layout.



Figure 32. Land Pattern Image and Dimensions

| SOLDER PAD<br>DEFINITIONS        | COPPER PAD | COPPER PAD SOLDER MASK COPPER<br>OPENING <sup>(5)</sup> THICKNESS |                        | STENCIL OPENING <sup>(6)(7)</sup>            | STENCIL<br>THICKNESS |
|----------------------------------|------------|-------------------------------------------------------------------|------------------------|----------------------------------------------|----------------------|
| Nonsolder mask<br>defined (NSMD) | 0.23 mm    | 0.310 mm                                                          | 1 oz max<br>(0.032 mm) | 0.275 mm x 0.275 mm Sq.<br>(rounded corners) | 0.1 mm thick         |

- Circuit traces from NSMD defined PWB lands should be 75 μm to 100 μm wide in the exposed area inside the solder mask opening. Wider trace widths reduce device stand off and impact reliability.
- 2. Best reliability results are achieved when the PWB laminate glass transition temperature is above the operating the range of the intended application.
- 3. Recommend solder paste is Type 3 or Type 4.
- 4. For a PWB using a Ni/Au surface finish, the gold thickness should be less 0.5 mm to avoid a reduction in thermal fatigue performance.
- 5. Solder mask thickness should be less than 20 µm on top of the copper circuit pattern
- 6. Best solder stencil performance is achieved using laser cut stencils with electro polishing. Use of chemically etched stencils give inferior solder paste volume control.
- 7. Trace routing away from WCSP device should be balanced in X and Y directions to avoid unintentional component movement due to solder wetting forces.



Figure 33. Layout Snapshot

An on-pad via is not required to route the middle ball B2 ( $PV_{DD}$ ) of the TPA2037D1. Just short ball B2 ( $PV_{DD}$ ) to ball B1 ( $V_{DD}$ ) and connect both to the supply trace as shown in Figure 33. This simplifies board routing and saves manufacturing cost.



#### PACKAGE DIMENSIONS

| D            | E            |  |  |
|--------------|--------------|--|--|
| Max = 1190µm | Max = 1244µm |  |  |
| Min = 1130µm | Min = 1184µm |  |  |

#### **REVISION HISTORY**

| Cł | hanges from Original (October 2009) to Revision A | Page |
|----|---------------------------------------------------|------|
| •  | Changed graph using supplied data                 | 10   |
| •  | Changed graph using supplied data                 | 10   |
| •  | Added package dimensions table                    | 15   |

Changed the Package Dimensions table. D was Max = 1244μm, Min = 1184μm. E was Max = 1190μm, Min = 1130μm



11-Apr-2013

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| TPA2037D1YFFR    | ACTIVE | DSBGA        | YFF     | 9    | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | OCA               | Samples |
| TPA2037D1YFFT    | ACTIVE | DSBGA        | YFF     | 9    | 250     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | OCA               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPA2037D1YFFR               | DSBGA           | YFF                | 9 | 3000 | 180.0                    | 8.4                      | 1.34       | 1.34       | 0.81       | 4.0        | 8.0       | Q1               |
| TPA2037D1YFFT               | DSBGA           | YFF                | 9 | 250  | 180.0                    | 8.4                      | 1.34       | 1.34       | 0.81       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

22-Nov-2016



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA2037D1YFFR | DSBGA        | YFF             | 9    | 3000 | 210.0       | 185.0      | 35.0        |
| TPA2037D1YFFT | DSBGA        | YFF             | 9    | 250  | 210.0       | 185.0      | 35.0        |

# **YFF0009**



# **PACKAGE OUTLINE**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.



# YFF0009

# **EXAMPLE BOARD LAYOUT**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# YFF0009

# **EXAMPLE STENCIL DESIGN**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated