













**TPS84A20** 

# SLVSBC6A - MARCH 2013 - REVISED JUNE 2017 TPS84A20 2.95-V to 17-V Input, 10-A Synchronous Buck, Integrated Power Solution

# **FEATURES**

- Complete Integrated Power Solution Allows Small Footprint, Low-Profile Design
- 10mm x 10mm x 4.3mm package
- Efficiencies Up To 95%
- Eco-mode<sup>™</sup> / Light Load Efficiency (LLE)
- Wide-Output Voltage Adjust 0.6 V to 5.5 V, with 1% Reference Accuracy
- Supports Parallel Operation for Higher Current
- Optional Split Power Rail allows input voltage down to 2.95 V
- Adjustable Switching Frequency (200 kHz to 1.2 MHz)
- Synchronizes to an External Clock
- Provides 180° out-of-phase clock signal
- Adjustable Slow-Start
- Output Voltage Sequencing / Tracking
- Power Good Output
- Programmable Undervoltage Lockout (UVLO)
- Over-Current & Over-Temperature Protection
- Pre-bias Output Start-up
- Operating Temperature Range: -40°C to 85°C
- Enhanced Thermal Performance: 13.3°C/W
- Meets EN55022 Class B Emissions

#### APPLICATIONS

- **Broadband & Communications Infrastructure**
- Automated Test and Medical Equipment
- Compact PCI / PCI Express / PXI Express
- DSP and FPGA Point-of-Load Applications



# 3 DESCRIPTION

The TPS84A20 is an easy-to-use integrated power solution that combines a 10-A DC/DC converter with power MOSFETs, an inductor, and passives into a low profile, QFN package. This total power solution allows as few as three external components and eliminates the loop compensation and magnetics part selection process.

The 10x10x4.3 mm QFN package is easy to solder onto a printed circuit board and allows a compact point-of-load design. Achieves greater than 95% efficiency and excellent power dissipation capability with a thermal impedance of 13.3°C/W. The TPS84A20 offers the flexibility and the feature-set of a discrete point-of-load design and is ideal for powering a wide range of ICs and systems. Advanced packaging technology affords a robust and reliable power solution compatible with standard QFN mounting and testing techniques.

#### SIMPLIFIED APPLICATION





#### Table 1. ORDERING INFORMATION

For the most current package and ordering information, see the Package Option Addendum at the end of this datasheet, or see the TI website at www.ti.com.

# **Specifications**

# ABSOLUTE MAXIMUM RATINGS(1)

| over operating tempera | ature range (unless otherwise noted)                        | MIN  | MAX                | UNIT |
|------------------------|-------------------------------------------------------------|------|--------------------|------|
|                        | VIN, PVIN                                                   | -0.3 | 20                 | V    |
| Input Voltage          | INH/UVLO, PWRGD, RT/CLK, SENSE+                             | -0.3 | 6                  | V    |
|                        | ILIM, VADJ, SS/TR, STSEL, SYNC_OUT, ISHARE, OCP_SEL         | -0.3 | 3                  | V    |
|                        | PH                                                          | -1.0 | 20                 | V    |
| Output Voltage         | PH 10ns Transient                                           | -3.0 | 20                 | V    |
|                        | VOUT                                                        | -0.3 | 6                  | V    |
| Carrage Command        | RT/CLK, INH/UVLO                                            |      | ±100               | μΑ   |
| Source Current         | PH                                                          |      | current limit      | Α    |
|                        | PH                                                          |      | current limit      | Α    |
| Sink Current           | PVIN                                                        |      | current limit      | Α    |
|                        | PWRGD                                                       | -0.1 | 2                  | mA   |
| Operating Junction Tem | perature                                                    | -40  | 125 <sup>(2)</sup> | °C   |
| Storage Temperature    |                                                             | -65  | 150                | °C   |
| Peak Reflow Case Temp  | perature <sup>(3)</sup>                                     |      | 240                | °C   |
| Maximum Number of Re   |                                                             | 1    |                    |      |
| Mechanical Shock       | Mil-STD-883D, Method 2002.3, 1 msec, 1/2 sine, mounted 1500 |      |                    |      |
| Mechanical Vibration   | Mil-STD-883D, Method 2007.2, 20-2000Hz                      |      | 20                 |      |

Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 4.2 RECOMMENDED OPERATING CONDITIONS

| over operating free- | air temperature range (unless otherwise noted) | MIN  | NOM MAX | UNIT |
|----------------------|------------------------------------------------|------|---------|------|
| PV <sub>IN</sub>     | Input Switching Voltage                        | 2.95 | 17      | V    |
| V <sub>IN</sub>      | Input Bias Voltage                             | 4.5  | 17      | V    |
| V <sub>OUT</sub>     | Output Voltage                                 | 0.6  | 5.5     | V    |
| f <sub>SW</sub>      | Switching Frequency                            | 200  | 1200    | kHz  |

### 4.3 PACKAGE SPECIFICATIONS

|                             | TPS84A20                                                              |            |  |  |  |  |
|-----------------------------|-----------------------------------------------------------------------|------------|--|--|--|--|
| Weight                      |                                                                       | 1.45 grams |  |  |  |  |
| Flammability                | Meets UL 94 V-O                                                       |            |  |  |  |  |
| MTBF Calculated reliability | Per Bellcore TR-332, 50% stress, T <sub>A</sub> = 40°C, ground benign | 37.4 MHrs  |  |  |  |  |

### 4.4 ELECTRICAL CHARACTERISTICS

Over  $-40^{\circ}$ C to 85°C free-air temperature, PV<sub>IN</sub> = V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 1.8 V, I<sub>OUT</sub> = 10 A,  $C_{IN}$  = 0.1  $\mu$ F + 2 x 22  $\mu$ F ceramic + 100  $\mu$ F bulk,  $C_{OUT}$  = 4 x 47  $\mu$ F ceramic (unless otherwise noted)

|                  | PARAMETER      | TEST CONDITIONS                           | MIN   | TYP MAX | UNIT |
|------------------|----------------|-------------------------------------------|-------|---------|------|
| I <sub>OUT</sub> | Output current | T <sub>A</sub> = 85°C, natural convection | 0 (1) | 10      | Α    |

See Light Load Efficiency (LLE) section for more information for output voltages < 1.5 V.

See the temperature derating curves in the Typical Characteristics section for thermal information.

For soldering specifications, refer to the Soldering Requirements for BQFN Packages application note.



# **ELECTRICAL CHARACTERISTICS (continued)**

Over  $-40^{\circ}$ C to 85°C free-air temperature, PV<sub>IN</sub> = V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 1.8 V, I<sub>OUT</sub> = 10 A, C<sub>IN</sub> = 0.1  $\mu$ F + 2 x 22  $\mu$ F ceramic + 100  $\mu$ F bulk, C<sub>OUT</sub> = 4 x 47  $\mu$ F ceramic (unless otherwise noted)

|                      | PARAMETER                            | TE                                                           | EST CONDI                         | TIONS                                               | MIN  | TYP   | MAX                  | UNIT       |  |
|----------------------|--------------------------------------|--------------------------------------------------------------|-----------------------------------|-----------------------------------------------------|------|-------|----------------------|------------|--|
| V <sub>IN</sub>      | Input bias voltage range             | Over output current rang                                     | je                                |                                                     | 4.5  |       | 17                   | V          |  |
| $PV_{IN}$            | Input switching voltage range        | Over output current rang                                     | Over output current range         |                                                     |      |       | 17 <sup>(3)</sup>    | V          |  |
| 111/1/0              | \/                                   | V <sub>IN</sub> Increasing                                   |                                   |                                                     |      | 4.0   | 4.5                  | V          |  |
| UVLO                 | V <sub>IN</sub> Undervoltage lockout | V <sub>IN</sub> Decreasing                                   |                                   |                                                     | 3.5  | 3.85  |                      | V          |  |
| $V_{OUT(adj)}$       | Output voltage adjust range          | Over output current rang                                     | je                                |                                                     | 0.6  |       | 5.5                  | V          |  |
|                      | Set-point voltage tolerance          | $T_A = 25$ °C, $I_{OUT} = 0$ A                               |                                   |                                                     |      |       | ±1% <sup>(4)</sup>   |            |  |
|                      | Temperature variation                | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ +85°C, I <sub>OU</sub> | <sub>IT</sub> = 0 A               |                                                     |      | ±0.2% |                      |            |  |
| $V_{OUT}$            | Line regulation                      | Over input voltage range                                     | )                                 |                                                     |      | ±0.1% |                      |            |  |
|                      | Load regulation                      | Over output current rang                                     | je                                |                                                     |      | ±0.2% |                      |            |  |
|                      | Total output voltage variation       | Includes set-point, line, I                                  | oad, and ter                      | nperature variation                                 |      |       | ±1.5% <sup>(4)</sup> |            |  |
|                      |                                      |                                                              |                                   | V <sub>OUT</sub> = 5.0 V, f <sub>SW</sub> = 1 MHz   |      | 93 %  |                      |            |  |
|                      |                                      |                                                              |                                   | V <sub>OUT</sub> = 3.3 V, f <sub>SW</sub> = 750 kHz |      | 92 %  |                      |            |  |
|                      |                                      |                                                              |                                   | V <sub>OUT</sub> = 2.5 V, f <sub>SW</sub> = 750 kHz |      | 90 %  |                      |            |  |
|                      |                                      | $P_{VIN} = V_{IN} = 12 \text{ V}$<br>$I_{O} = 5 \text{ A}$   |                                   | V <sub>OUT</sub> = 1.8 V, f <sub>SW</sub> = 500 kHz |      | 89 %  |                      |            |  |
|                      |                                      | 10 - 0 //                                                    |                                   | V <sub>OUT</sub> = 1.2 V, f <sub>SW</sub> = 300 kHz |      | 86 %  |                      |            |  |
|                      |                                      |                                                              |                                   | V <sub>OUT</sub> = 0.9 V, f <sub>SW</sub> = 250 kHz |      | 84 %  |                      |            |  |
| η                    | Efficiency                           |                                                              |                                   | V <sub>OUT</sub> = 0.6 V, f <sub>SW</sub> = 200 kHz |      | 81 %  |                      |            |  |
|                      |                                      | $P_{VIN} = V_{IN} = 5 V$                                     |                                   | V <sub>OUT</sub> = 3.3 V, f <sub>SW</sub> = 750 kHz |      | 94 %  |                      |            |  |
|                      |                                      | I <sub>O</sub> = 5 A                                         |                                   | V <sub>OUT</sub> = 2.5 V, f <sub>SW</sub> = 750 kHz |      | 93 %  |                      |            |  |
|                      |                                      |                                                              |                                   | V <sub>OUT</sub> = 1.8 V, f <sub>SW</sub> = 500 kHz |      | 92 %  |                      |            |  |
|                      |                                      |                                                              |                                   | V <sub>OUT</sub> = 1.2 V, f <sub>SW</sub> = 300 kHz |      | 89 %  |                      |            |  |
|                      |                                      |                                                              |                                   | V <sub>OUT</sub> = 0.9 V, f <sub>SW</sub> = 250 kHz |      | 87 %  |                      |            |  |
|                      |                                      | V <sub>OUT</sub> = 0.6 V, f <sub>SW</sub> = 200 kHz          |                                   |                                                     | 83 % |       |                      |            |  |
|                      | Output voltage ripple                | 20 MHz bandwith                                              |                                   |                                                     |      | 14    |                      | $mV_{P-P}$ |  |
|                      | 0 15 311 1 11                        | ILIM pin open                                                |                                   |                                                     |      | 15    |                      | А          |  |
| I <sub>LIM</sub>     | Current limit threshold              | ILIM pin to AGND                                             |                                   |                                                     |      | 12    |                      | А          |  |
|                      | <b>T</b>                             | 1.0 A/µs load step from                                      | A/us load step from Recovery time |                                                     |      | 100   |                      | μs         |  |
|                      | Transient response                   | 25 to 75% I <sub>OUT(max)</sub>                              |                                   | VOUT over/undershoot                                |      | 80    |                      | mV         |  |
| .,                   |                                      | Inhibit High Voltage                                         |                                   |                                                     | 1.3  |       | open <sup>(5)</sup>  | .,         |  |
| $V_{INH}$            | Inhibit threshold voltage            | Inhibit Low Voltage                                          |                                   |                                                     | -0.3 |       | 1.1                  | V          |  |
|                      | INH Input current                    | V <sub>INH</sub> < 1.1 V                                     |                                   |                                                     |      | -1.15 |                      | μΑ         |  |
| I <sub>INH</sub>     | INH Hysteresis current               | V <sub>INH</sub> > 1.3 V                                     |                                   |                                                     |      | -3.3  |                      | μΑ         |  |
| I <sub>I(stby)</sub> | Input standby current                | INH pin to AGND                                              |                                   |                                                     |      | 2     | 10                   | μA         |  |
|                      |                                      | V sisis s                                                    |                                   | Good                                                |      | 95%   |                      |            |  |
|                      | DIMPORTI I II                        | V <sub>OUT</sub> rising                                      |                                   | Fault                                               |      | 108%  |                      |            |  |
| Power Good           | PWRGD Thresholds                     | V (                                                          |                                   | Fault                                               |      | 91%   |                      |            |  |
|                      |                                      | V <sub>OUT</sub> falling                                     |                                   | Good                                                |      | 104%  |                      |            |  |
|                      | PWRGD Low Voltage                    | I(PWRGD) = 0.5 mA                                            |                                   |                                                     |      |       | 0.3                  | V          |  |
| f <sub>SW</sub>      | Switching frequency                  | $R_{RT} = 169 \text{ k}\Omega$                               |                                   |                                                     | 400  | 500   | 600                  | kHz        |  |
| f <sub>CLK</sub>     | Synchronization frequency            |                                                              |                                   |                                                     | 200  |       | 1200                 | kHz        |  |
| V <sub>CLK-H</sub>   | CLK High-Level                       |                                                              |                                   |                                                     | 2.0  |       | 5.5                  | V          |  |
| V <sub>CLK-L</sub>   | CLK Low-Level                        | CLK Control                                                  |                                   |                                                     |      |       | 0.5                  | V          |  |
| D <sub>CLK</sub>     | CLK Duty Cycle                       | ╡                                                            |                                   |                                                     | 20   | 50    | 80                   | %          |  |

<sup>(2)</sup> The minimum  $P_{VIN}$  is 2.95 V or  $(V_{OUT} + 0.7 \text{ V})$ , whichever is greater. See Table 9 for more details. (3) The maximum  $PV_{IN}$  voltage is 17 V or (22 x  $V_{OUT}$ ), whichever is less. See Table 9 for more details.

The stated limit of the set-point voltage tolerance includes the tolerance of both the internal voltage reference and the internal adjustment resistor. The overall output voltage tolerance will be affected by the tolerance of the external  $R_{\mathsf{SET}}$  resistor.

Value when no voltage divider is present at the INH/UVLO pin. This pin has an internal pull-up. If it is left open, the device operates when input power is applied. A small, low-leakage MOSFET is recommended for control. Do not tie this pin to VIN.



# **ELECTRICAL CHARACTERISTICS (continued)**

Over -40°C to 85°C free-air temperature, PV<sub>IN</sub> = V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 1.8 V, I<sub>OUT</sub> = 10 A,  $C_{IN} = 0.1 \,\mu\text{F} + 2 \,\text{x} \,22 \,\mu\text{F}$  ceramic + 100  $\mu\text{F}$  bulk,  $C_{OUT} = 4 \,\text{x} \,47 \,\mu\text{F}$  ceramic (unless otherwise noted)

|                                            | PARAMETER                   | TEST CONDITIONS                    | MIN               | TYP     | MAX      | UNIT |
|--------------------------------------------|-----------------------------|------------------------------------|-------------------|---------|----------|------|
| Thermal Shutdown                           |                             | Thermal shutdown                   |                   | 175     |          | °C   |
|                                            |                             | Thermal shutdown hysteresis        |                   | 10      |          | °C   |
| C <sub>IN</sub> External input capacitance | Ceramic                     | 44 (6)                             |                   |         | _        |      |
|                                            | External input capacitance  | Non-ceramic                        |                   | 100 (6) |          | μF   |
|                                            |                             | Ceramic                            | 47 <sup>(7)</sup> | 200     | 1500     |      |
| C <sub>OUT</sub> External output capa      | External output capacitance | Non-ceramic                        |                   | 220 (7) | 5000 (8) | μF   |
|                                            |                             | Equivalent series resistance (ESR) |                   |         | 35       | mΩ   |

- (6) A minimum of 44 µF of external ceramic capacitance is required across the input (VIN and PVIN connected) for proper operation. An additional 100 µF of bulk capacitance is recommended. It is also recommended to place a 0.1 µF ceramic capacitor directly across the PVIN and PGND pins of the device. Locate the input capacitance close to the device. When operating with split VIN and PVIN rails, place 4.7µF of ceramic capacitance directly at the VIN pin. See Table 6 for more details.
- (7) The amount of required output capacitance varies depending on the output voltage (see Table 5). The amount of required capacitance must include at least 1x 47µF ceramic capacitor. Locate the capacitance close to the device. Adding additional capacitance close to the load improves the response of the regulator to load transients. See Table 5 and Table 6 more details.
- The maximum output capacitance of 5000 µF includes the combination of both ceramic and non-ceramic capacitors.

#### 4.5 THERMAL INFORMATION

|               | THERMAL METRIC <sup>(1)</sup>                                             | RVQ42   | UNIT |
|---------------|---------------------------------------------------------------------------|---------|------|
|               |                                                                           | 42 PINS |      |
| $\theta_{JA}$ | Junction-to-ambient thermal resistance (2)                                | 13.3    |      |
| ΨЈТ           | Ψ <sub>JT</sub> Junction-to-top characterization parameter <sup>(3)</sup> |         | °C/W |
| ΨЈВ           | Junction-to-board characterization parameter (4)                          | 5.3     |      |

- For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- The junction-to-ambient thermal resistance,  $\theta_{JA}$ , applies to devices soldered directly to a 100 mm x 100 mm double-sided PCB with 2 oz.
- copper and natural convection cooling. Additional airflow reduces θ<sub>JA</sub>.
   (3) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). T<sub>J</sub> = ψ<sub>JT</sub> \* Pdis + T<sub>T</sub>; where Pdis is the power dissipated in the device and T<sub>T</sub> is the temperature of the top of the device.
- (4) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). T<sub>J</sub> = ψ<sub>JB</sub> \* Pdis + T<sub>B</sub>; where Pdis is the power dissipated in the device and T<sub>B</sub> is the temperature of the board 1mm from the device.



# 5 DEVICE INFORMATION

# **FUNCTIONAL BLOCK DIAGRAM**





# **Table 2. PIN DESCRIPTIONS**

| TERMINAL     |     | DESCRIPTION                                                                                                                                                                                                                                                       |  |  |  |  |  |
|--------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME         | NO. | DESCRIPTION                                                                                                                                                                                                                                                       |  |  |  |  |  |
|              | 2   | Zero volt reference for the analog control circuit. These pins are not connected together internal to the                                                                                                                                                         |  |  |  |  |  |
| AGND         | 23  | device and must be connected to one another using an AGND plane of the PCB. These pins are associated with the internal analog ground (AGND) of the device. See Layout Recommendations.                                                                           |  |  |  |  |  |
|              | 20  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|              | 21  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| PGND         | 31  | his is the return current path for the power stage of the device. Connect these pins to the load and to the ypass capacitors associated with PVIN and VOUT.                                                                                                       |  |  |  |  |  |
| 32           |     | Jypass capacitors associated with F vill and voot.                                                                                                                                                                                                                |  |  |  |  |  |
|              | 33  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| VIN          | 3   | Input bias voltage pin. Supplies the control circuitry of the power converter. Connect this pin to the input bias supply. Connect bypass capacitors between this pin and PGND.                                                                                    |  |  |  |  |  |
|              | 1   |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|              | 11  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| PVIN         | 12  | Input switching voltage. Supplies voltage to the power switches of the converter. Connect these pins to the input supply. Connect bypass capacitors between these pins and PGND.                                                                                  |  |  |  |  |  |
|              | 39  | Input supply. Connect bypass capacitors between these pins and FGND.                                                                                                                                                                                              |  |  |  |  |  |
|              | 40  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|              | 34  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|              | 35  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| VOLIT        | 36  | Output voltage. These pins are connected to the internal output inductor. Connect these pins to the output                                                                                                                                                        |  |  |  |  |  |
| VOUT         | 37  | load and connect external bypass capacitors between these pins and PGND.                                                                                                                                                                                          |  |  |  |  |  |
| <del>-</del> | 38  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|              | 41  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|              | 10  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|              | 13  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|              | 14  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|              | 15  | Phase switch node. These pins must be connected to one another using a small copper island under the                                                                                                                                                              |  |  |  |  |  |
| PH           | 16  | device for thermal relief. Do not place any external component on these pins or tie them to a pin of another                                                                                                                                                      |  |  |  |  |  |
|              | 17  | unction.                                                                                                                                                                                                                                                          |  |  |  |  |  |
|              | 18  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|              | 19  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|              | 42  |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|              | 5   |                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| DNC          | 9   | Do Not Connect. Do not connect these pins to AGND, to another DNC pin, or to any other voltage. These pins are connected to internal circuitry. Each pin must be soldered to an isolated pad.                                                                     |  |  |  |  |  |
|              | 24  | pino dio osimosto to internal onsult). Zuon pin muot so osiusiou to un totalou puul                                                                                                                                                                               |  |  |  |  |  |
| ISHARE       | 25  | Current share pin. Connect this pin to other TPS84A20 device's ISHARE pin when paralleling multple TPS84A20 devices. When unused, treat this pin as a Do Not Connect (DNC) and leave it isolated from all other signals or ground.                                |  |  |  |  |  |
| OCP_SEL      | 4   | Over current protection select pin. Leave this pin open for hiccup mode operation. Connect this pin to AGND for cycle-by-cycle operation. See Overcurrent Protection for more details.                                                                            |  |  |  |  |  |
| ILIM         | 6   | Current limit pin. Leave this pin open for full current limit threshold. Connect this pin to AGND to reduce the current limit threshold by appoximately 20%.                                                                                                      |  |  |  |  |  |
| SYNC_OUT     | 7   | Synchronization output pin. Provides a 180° out-of-phase clock signal.                                                                                                                                                                                            |  |  |  |  |  |
| PWRGD        | 8   | Power Good flag pin. This open drain output asserts low if the output voltage is more than approximately ±6% out of regulation. A pull-up resistor is required.                                                                                                   |  |  |  |  |  |
| RT/CLK       | 22  | This pin is connected to an internal frequency setting resistor which sets the default switching frequency. An external resistor can be connected from this pin to AGND to increase the frequency. This pin can also be used to synchronize to an external clock. |  |  |  |  |  |
| VADJ         | 26  | Connecting a resistor between this pin and AGND sets the output voltage.                                                                                                                                                                                          |  |  |  |  |  |
| SENSE+       | 27  | Remote sense connection. This pin must be connected to VOUT at the load or at the device pins. Connect this pin to VOUT at the load for improved regulation.                                                                                                      |  |  |  |  |  |



# Table 2. PIN DESCRIPTIONS (continued)

| TERMINAL |     | DESCRIPTION                                                                                                                                                                                                  |
|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO. | DESCRIPTION                                                                                                                                                                                                  |
| SS/TR    | 28  | Slow-start and tracking pin. Connecting an external capacitor to this pin adjusts the output voltage rise time. A voltage applied to this pin allows for tracking and sequencing control.                    |
| STSEL    | 29  | Slow-start or track feature select. Connect this pin to AGND to enable the internal SS capacitor. Leave this pin open to enable the TR feature.                                                              |
| INH/UVLO | 30  | Inhibit and UVLO adjust pin. Use an open drain or open collector logic device to ground this pin to control the INH function. A resistor divider between this pin, AGND, and PVIN/VIN sets the UVLO voltage. |



# TEXAS INSTRUMENTS

# 6 TYPICAL CHARACTERISTICS (PVIN = VIN = 12 V) (1) (2)



- (1) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 1, Figure 2, and Figure 3.
- (2) The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm × 100 mm double-sided PCB with 2 oz. copper. Applies to Figure 5 and Figure 6.



# 7 TYPICAL CHARACTERISTICS (PVIN = VIN = 5 V) (1) (2)



- (1) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 8, and Figure 9.
- (2) The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm × 100 mm double-sided PCB with 2 oz. copper. Applies to Figure 11.



# 8 TYPICAL CHARACTERISTICS (PVIN = 3.3 V, VIN = 5 V) (1) (2)



- (1) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 12, Figure 13, and Figure 14.
- (2) The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm x 100 mm double-sided PCB with 2 oz. copper. Applies to Figure 16.

Submit Documentation Feedback

Copyright © 2013–2017, Texas Instruments Incorporated



#### 9 APPLICATION INFORMATION

#### 9.1 ADJUSTING THE OUTPUT VOLTAGE

The VADJ control sets the output voltage of the TPS84A20. The output voltage adjustment range is from 0.6V to 5.5V. The adjustment method requires the addition of  $R_{\text{SET}}$ , which sets the output voltage, the connection of SENSE+ to VOUT, and in some cases  $R_{\text{RT}}$  which sets the switching frequency. The  $R_{\text{SET}}$  resistor must be connected directly between the VADJ (pin 26) and AGND (pin 23). The SENSE+ pin (pin 27) must be connected to VOUT either at the load for improved regulation or at VOUT of the device. The  $R_{\text{RT}}$  resistor must be connected directly between the RT/CLK (pin 22) and AGND (pin 23). Table 3 gives the standard external  $R_{\text{SET}}$  resistor for a number of common bus voltages, along with the recommended  $R_{\text{RT}}$  resistor for that output voltage.

Table 3. Standard R<sub>SET</sub> Resistor Values for Common Output Voltages

| RESISTORS             | OUTPUT VOLTAGE V <sub>OUT</sub> (V) |      |      |       |       |       |       |
|-----------------------|-------------------------------------|------|------|-------|-------|-------|-------|
|                       | 0.9                                 | 1.0  | 1.2  | 1.8   | 2.5   | 3.3   | 5.0   |
| R <sub>SET</sub> (kΩ) | 2.87                                | 2.15 | 1.43 | 0.715 | 0.453 | 0.316 | 0.196 |
| R <sub>RT</sub> (kΩ)  | 1000                                | 1000 | 487  | 169   | 90.9  | 90.9  | 63.4  |

For other output voltages, the value of the required resistor can either be calculated using the following formula, or simply selected from the range of values given in Table 4.

$$R_{SET} = \frac{1.43}{\left(\left(\frac{V_{OUT}}{0.6}\right) - 1\right)} \left(k\Omega\right)$$
(1)

Table 4. Standard R<sub>SET</sub> Resistor Values

| V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) | R <sub>RT</sub> (kΩ) | f <sub>SW</sub> (kHz) | V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) | R <sub>RT</sub> (kΩ) | f <sub>SW</sub> (kHz) |
|----------------------|-----------------------|----------------------|-----------------------|----------------------|-----------------------|----------------------|-----------------------|
| 0.6                  | open                  | OPEN                 | 200                   | 3.1                  | 0.348                 | 90.9                 | 750                   |
| 0.7                  | 8.66                  | OPEN                 | 200                   | 3.2                  | 0.332                 | 90.9                 | 750                   |
| 0.8                  | 4.32                  | OPEN                 | 200                   | 3.3                  | 0.316                 | 90.9                 | 750                   |
| 0.9                  | 2.87                  | 1000                 | 250                   | 3.4                  | 0.309                 | 90.9                 | 750                   |
| 1.0                  | 2.15                  | 1000                 | 250                   | 3.5                  | 0.294                 | 90.9                 | 750                   |
| 1.1                  | 1.74                  | 1000                 | 250                   | 3.6                  | 0.287                 | 90.9                 | 750                   |
| 1.2                  | 1.43                  | 487                  | 300                   | 3.7                  | 0.280                 | 90.9                 | 750                   |
| 1.3                  | 1.24                  | 487                  | 300                   | 3.8                  | 0.267                 | 90.9                 | 750                   |
| 1.4                  | 1.07                  | 487                  | 300                   | 3.9                  | 0.261                 | 90.9                 | 750                   |
| 1.5                  | 0.953                 | 487                  | 300                   | 4.0                  | 0.255                 | 90.9                 | 750                   |
| 1.6                  | 0.866                 | 487                  | 300                   | 4.1                  | 0.243                 | 63.4                 | 1000                  |
| 1.7                  | 0.787                 | 487                  | 300                   | 4.2                  | 0.237                 | 63.4                 | 1000                  |
| 1.8                  | 0.715                 | 169                  | 500                   | 4.3                  | 0.232                 | 63.4                 | 1000                  |
| 1.9                  | 0.665                 | 169                  | 500                   | 4.4                  | 0.226                 | 63.4                 | 1000                  |
| 2.0                  | 0.619                 | 169                  | 500                   | 4.5                  | 0.221                 | 63.4                 | 1000                  |
| 2.1                  | 0.576                 | 169                  | 500                   | 4.6                  | 0.215                 | 63.4                 | 1000                  |
| 2.2                  | 0.536                 | 169                  | 500                   | 4.7                  | 0.210                 | 63.4                 | 1000                  |
| 2.3                  | 0.511                 | 169                  | 500                   | 4.8                  | 0.205                 | 63.4                 | 1000                  |
| 2.4                  | 0.475                 | 169                  | 500                   | 4.9                  | 0.200                 | 63.4                 | 1000                  |
| 2.5                  | 0.453                 | 90.9                 | 750                   | 5.0                  | 0.196                 | 63.4                 | 1000                  |
| 2.6                  | 0.432                 | 90.9                 | 750                   | 5.1                  | 0.191                 | 63.4                 | 1000                  |
| 2.7                  | 0.412                 | 90.9                 | 750                   | 5.2                  | 0.187                 | 63.4                 | 1000                  |
| 2.8                  | 0.392                 | 90.9                 | 750                   | 5.3                  | 0.182                 | 63.4                 | 1000                  |
| 2.9                  | 0.374                 | 90.9                 | 750                   | 5.4                  | 0.178                 | 63.4                 | 1000                  |
| 3.0                  | 0.357                 | 90.9                 | 750                   | 5.5                  | 0.174                 | 63.4                 | 1000                  |

#### 9.2 CAPACITOR RECOMMENDATIONS FOR THE TPS84A20 POWER SUPPLY

#### 9.2.1 Capacitor Technologies

#### 9.2.1.1 Electrolytic, Polymer-Electrolytic Capacitors

When using electrolytic capacitors, high-quality, computer-grade electrolytic capacitors are recommended. Polymer-electrolytic type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo OS-CON capacitor series is suggested due to the lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Aluminum electrolytic capacitors provide adequate decoupling over the frequency range of 2 kHz to 150 kHz, and are suitable when ambient temperatures are above 0°C.

#### 9.2.1.2 Ceramic Capacitors

The performance of aluminum electrolytic capacitors is less effective than ceramic capacitors above 150 kHz. Multilayer ceramic capacitors have a low ESR and a resonant frequency higher than the bandwidth of the regulator. They can be used to reduce the reflected ripple current at the input as well as improve the transient response of the output.

### 9.2.1.3 Tantalum, Polymer-Tantalum Capacitors

Polymer-tantalum type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo POSCAP series and Kemet T530 capacitor series are recommended rather than many other tantalum types due to their lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Tantalum capacitors that have no stated ESR or surge current rating are not recommended for power applications.

#### 9.2.2 Input Capacitor

The TPS84A20 requires a minimum input capacitance of 44 μF of ceramic type. An additional 100 μF of nonceramic capacitance is recommended for applications with transient load requirements. The voltage rating of input capacitors must be greater than the maximum input voltage. At worst case, when operating at 50% duty cycle and maximum load, the combined ripple current rating of the input capacitors must be at least 5 Arms. Table 6 includes a preferred list of capacitors by vendor. It is also recommended to place a 0.1 µF ceramic capacitor directly across the PVIN and PGND pins of the device. When operating with split VIN and PVIN rails, place 4.7µF of ceramic capacitance directly at the VIN pin.

#### 9.2.3 Output Capacitor

The required output capacitance is determined by the output voltage of the TPS84A20. See Table 5 for the amount of required capacitance. The effects of temperature and capacitor voltage rating must be considered when selecting capacitors to meet the minimum required capacitance. The required output capacitance can be comprised of all ceramic capacitors, or a combination of ceramic and bulk capacitors. The required capacitance must include at least one 47 µF ceramic. When adding additional non-ceramic bulk capacitors, low-ESR devices like the ones recommended in Table 6 are required. The required capacitance above the minimum is determined by actual transient deviation requirements. See Table 7 for typical transient response values for several output voltage, input voltage and capacitance combinations. Table 6 includes a preferred list of capacitors by vendor.

**Table 5. Required Output Capacitance** 

| V <sub>OUT</sub> RA | NGE (V) | MINIMUM DECLUDED C (VE)                |
|---------------------|---------|----------------------------------------|
| MIN                 | MAX     | MINIMUM REQUIRED C <sub>OUT</sub> (μF) |
| 0.6                 | < 0.8   | 500 μF <sup>(1)</sup>                  |
| 0.8                 | < 1.2   | 300 μF <sup>(1)</sup>                  |
| 1.2                 | < 3.0   | 200 μF <sup>(1)</sup>                  |
| 3.0                 | < 4.0   | 100 μF <sup>(1)</sup>                  |
| 4.0                 | 5.5     | 47 μF ceramic                          |

<sup>(1)</sup> Minimum required must include at least one 47 µF ceramic capacitor.

Product Folder Links: TPS84A20

Copyright © 2013-2017, Texas Instruments Incorporated



Table 6. Recommended Input/Output Capacitors (1)

|           |        |                    | CAP                       | ACITOR CHARACTERIS | STICS                   |
|-----------|--------|--------------------|---------------------------|--------------------|-------------------------|
| VENDOR    | SERIES | PART NUMBER        | WORKING<br>VOLTAGE<br>(V) | CAPACITANCE (μF)   | ESR <sup>(2)</sup> (mΩ) |
| Murata    | X5R    | GRM32ER61E226K     | 25                        | 22                 | 2                       |
| TDK       | X5R    | C3225X5R0J107M     | 6.3                       | 100                | 2                       |
| TDK       | X5R    | C3225X5R0J476K     | 6.3                       | 47                 | 2                       |
| Murata    | X5R    | GRM32ER60J107M     | 6.3                       | 100                | 2                       |
| Murata    | X5R    | GRM32ER60J476M     | 6.3                       | 47                 | 2                       |
| Panasonic | EEH-ZA | EEH-ZA1E101XP      | 25                        | 100                | 30                      |
| Sanyo     | POSCAP | 16TQC68M           | 16                        | 68                 | 50                      |
| Kemet     | T520   | T520V107M010ASE025 | 10                        | 100                | 25                      |
| Sanyo     | POSCAP | 10TPE220ML         | 10                        | 220                | 25                      |
| Sanyo     | POSCAP | 6TPE100MI          | 6.3                       | 100                | 25                      |
| Sanyo     | POSCAP | 2R5TPE220M7        | 2.5                       | 220                | 7                       |
| Kemet     | T530   | T530D227M006ATE006 | 6.3                       | 220                | 6                       |
| Kemet     | T530   | T530D337M006ATE010 | 6.3                       | 330                | 10                      |
| Sanyo     | POSCAP | 2TPF330M6          | 2.0                       | 330                | 6                       |
| Sanyo     | POSCAP | 6TPE330MFL         | 6.3                       | 330                | 15                      |

Capacitor Supplier Verification, RoHS, Lead-free and Material Details
Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table.

# 9.3 Transient Response

**Table 7. Output Voltage Transient Response** 

| $C_{IN1}$ = 3x 47 $\mu$ F CERAMIC, $C_{IN2}$ = 100 $\mu$ F POLYMER-TANTALUM |                     |                           |                        |                              |                            |                    |  |  |  |  |  |
|-----------------------------------------------------------------------------|---------------------|---------------------------|------------------------|------------------------------|----------------------------|--------------------|--|--|--|--|--|
|                                                                             |                     |                           |                        | VOLTAGE DE                   | VIATION (mV)               | DECOVEDY TIME      |  |  |  |  |  |
| V <sub>OUT</sub> (V)                                                        | V <sub>IN</sub> (V) | C <sub>OUT1</sub> Ceramic | C <sub>OUT2</sub> BULK | 2.5 A LOAD STEP,<br>(1 A/µs) | 5 A LOAD STEP,<br>(1 A/μs) | RECOVERY TIME (µs) |  |  |  |  |  |
| 0.6                                                                         | 5                   | 500 μF                    | 220 μF                 | 25                           | 60                         | 100                |  |  |  |  |  |
| 0.6                                                                         | 12                  | 500 μF                    | 220 μF                 | 30                           | 65                         | 100                |  |  |  |  |  |
|                                                                             | 5                   | 300 μF                    | 220 μF                 | 40                           | 85                         | 100                |  |  |  |  |  |
| 0.9                                                                         | 5                   | 300 μF                    | 470 μF                 | 35                           | 70                         | 110                |  |  |  |  |  |
| 0.9                                                                         | 12                  | 300 μF                    | 220 μF                 | 45                           | 90                         | 100                |  |  |  |  |  |
|                                                                             | 12                  | 300 μF                    | 470 μF                 | 35                           | 75                         | 110                |  |  |  |  |  |
|                                                                             | _                   | 200 μF                    | 220 μF                 | 55                           | 110                        | 110                |  |  |  |  |  |
| 4.0                                                                         | 200 uF 220 uF       | 470 μF                    | 45                     | 90                           | 110                        |                    |  |  |  |  |  |
| 1.2                                                                         |                     | 200 μF                    | 220 μF                 | 55                           | 110                        | 110                |  |  |  |  |  |
|                                                                             | 12                  | 200 μF                    | 470 μF                 | 45                           | 90                         | 110                |  |  |  |  |  |
|                                                                             | _                   | 200 μF                    | 220 μF                 | 70                           | 140                        | 130                |  |  |  |  |  |
| 4.0                                                                         | 5                   | 200 μF                    | 470 μF                 |                              | 140                        |                    |  |  |  |  |  |
| 1.8                                                                         | 40                  | 200 μF                    | 220 μF                 | 70                           | 145                        | 140                |  |  |  |  |  |
|                                                                             | 12                  | 200 μF                    | 470 μF                 | 55                           | 120                        | 150                |  |  |  |  |  |
| 2.2                                                                         | 5                   | 100 μF                    | 220 μF                 | 115                          | 230                        | 200                |  |  |  |  |  |
| 3.3                                                                         | 12                  | 100 μF                    | 220 μF                 | 120                          | 240                        | 200                |  |  |  |  |  |

Maximum ESR @ 100kHz, 25°C.



#### 9.4 Transient Waveforms



Submit Documentation Feedback

Copyright © 2013–2017, Texas Instruments Incorporated



# **Transient Waveforms (continued)**



# 9.5 Application Schematics



Figure 23. Typical Schematic PVIN = VIN = 4.5 V to 17 V, VOUT = 1.2 V



# **Application Schematics (continued)**



Figure 24. Typical Schematic PVIN = VIN = 4.5 V to 17 V, VOUT = 3.3 V



Figure 25. Typical Schematic PVIN = 3.3 V, VIN = 4.5 V to 17 V, VOUT = 1.0 V



#### 9.6 VIN and PVIN Input Voltage

The TPS84A20 allows for a variety of applications by using the VIN and PVIN pins together or separately. The VIN voltage supplies the internal control circuits of the device. The PVIN voltage provides the input voltage to the power converter system.

If tied together, the input voltage for the VIN pin and the PVIN pin can range from 4.5 V to 17 V. If using the VIN pin separately from the PVIN pin, the VIN pin must be greater than 4.5 V, and the PVIN pin can range from as low as 2.95 V to 17 V. When operating from a split rail, it is recommended to supply VIN from 5 V to 12 V, for best performance. A voltage divider connected to the INH/UVLO pin can adjust either input voltage UVLO appropriately. See the Programmable Undervoltage Lockout (UVLO) section of this datasheet for more information.

#### 9.7 3.3 V PVIN Operation

Applications operating from a PVIN of 3.3 V must provide at least 4.5 V for VIN. It is recommended to supply VIN from 5 V to 12 V, for best performance. See application note, SLVA561 for help creating 5 V from 3.3 V using a small, simple charge pump device.

### 9.8 Power Good (PWRGD)

The PWRGD pin is an open drain output. Once the voltage on the SENSE+ pin is between 95% and 104% of the set voltage, the PWRGD pin pull-down is released and the pin floats. The recommended pull-up resistor value is between 10 k $\Omega$  and 100 k $\Omega$  to a voltage source that is 5.5 V or less. The PWRGD pin is in a defined state once VIN is greater than 1.0 V, but with reduced current sinking capability. The PWRGD pin achieves full current sinking capability once the VIN pin is above 4.5V. The PWRGD pin is pulled low when the voltage on SENSE+ is lower than 91% or greater than 108% of the nominal set voltage. Also, the PWRGD pin is pulled low if the input UVLO or thermal shutdown is asserted, the INH pin is pulled low, or the SS/TR pin is below 1.4 V.

### 9.9 Light Load Efficiency (LLE)

The TPS84A20 operates in pulse skip mode at light load currents to improve efficiency and decrease power dissipation by reducing switching and gate drive losses.

These pulses may cause the output voltage to rise when there is no load to discharge the energy. For output voltages < 1.5 V, a minimum load is required. The amount of required load can be determined by Equation 2. In most cases the minimum current drawn by the load circuit will be enough to satisfy this load. Applications requiring a load resistor to meet the minimum load, the added power dissipation will be  $\le 3.6 \text{ mW}$ . A single 0402 size resistor across VOUT and PGND can be used.

$$I_{MIN} = 600 \ \mu A - \left(\frac{V_{OUT}}{1.43k + R_{SET}}\right) (A)$$
 (2)

When  $V_{OUT} = 0.6 \text{ V}$  and  $R_{SET} = OPEN$ , the minimum load current is 600  $\mu$ A.

#### 9.10 SYNC OUT

The TPS84A20 provides a 180° out-of-phase clock signal for applications requiring synchronization. The SYNC\_OUT pin produces a 50% duty cycle clock signal that is the same frequency as the device's switching frequency, but is 180° out of phase. Operating two devices 180° out of phase reduces input and output voltage ripple. The SYNC\_OUT clock signal is compatible with other TPS84K devices that have a CLK input.



### 9.11 Parallel Operation

Up to six TPS84A20 devices can be paralleled for increased output current. Multiple connections must be made between the paralleled devices and the component selection is slightly different than for a stand-alone TPS84A20 device. A typical TPS84A20 parallel schematic is shown in Figure 26. Refer to application note, SLVA577 for information and design help when paralleling multiple TPS84A20 devices.



Figure 26. Typical TPS84A20 Parallel Schematic

Submit Documentation Feedback



### 9.12 Power-Up Characteristics

When configured as shown in the front page schematic, the TPS84A20 produces a regulated output voltage following the application of a valid input voltage. During the power-up, internal soft-start circuitry slows the rate that the output voltage rises, thereby limiting the amount of in-rush current that can be drawn from the input source. Figure 27 shows the start-up waveforms for a TPS84A20, operating from a 5-V input (PVIN=VIN) and with the output voltage adjusted to 1.8 V. Figure 28 shows the start-up waveforms for a TPS84A20 starting up into a pre-biased output voltage. The waveforms were measured with a 5-A constant current load.



# 9.13 Pre-Biased Start-Up

The TPS84A20 has been designed to prevent the low-side MOSFET from discharging a pre-biased output. During pre-biased startup, the low-side MOSFET does not turn on until the high-side MOSFET has started switching. The high-side MOSFET does not start switching until the slow start voltage exceeds the voltage on the VADJ pin. Refer to Figure 28.

#### 9.14 Remote Sense

The SENSE+ pin must be connected to V<sub>OUT</sub> at the load, or at the device pins.

Connecting the SENSE+ pin to  $V_{OUT}$  at the load improves the load regulation performance of the device by allowing it to compensate for any I-R voltage drop between its output pins and the load. An I-R drop is caused by the high output current flowing through the small amount of pin and trace resistance. This should be limited to a maximum of 300 mV.

#### **NOTE**

The remote sense feature is not designed to compensate for the forward drop of nonlinear or frequency dependent components that may be placed in series with the converter output. Examples include OR-ing diodes, filter inductors, ferrite beads, and fuses. When these components are enclosed by the SENSE+ connection, they are effectively placed inside the regulation control loop, which can adversely affect the stability of the regulator.

#### 9.15 Thermal Shutdown

The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 175°C typically. The device reinitiates the power up sequence when the junction temperature drops below 165°C typically.



### 9.16 Output On/Off Inhibit (INH)

The INH pin provides electrical on/off control of the device. Once the INH pin voltage exceeds the threshold voltage, the device starts operation. If the INH pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low quiescent current state.

The INH pin has an internal pull-up current source, allowing the user to float the INH pin for enabling the device. If an application requires controlling the INH pin, use an open drain/collector device, or a suitable logic gate to interface with the pin.

Figure 29 shows the typical application of the inhibit function. The Inhibit control has its own internal pull-up to VIN potential. An open-collector or open-drain device is recommended to control this input.

Turning Q1 on applies a low voltage to the inhibit control (INH) pin and disables the output of the supply, shown in Figure 30. If Q1 is turned off, the supply executes a soft-start power-up sequence, as shown in Figure 31. A regulated output voltage is produced within 2 ms. The waveforms were measured with a 5-A constant current load.



Figure 29. Typical Inhibit Control





### 9.17 Slow Start (SS/TR)

Connecting the STSEL pin to AGND and leaving SS/TR pin open enables the internal SS capacitor with a slow start interval of approximately 1.2 ms. Adding additional capacitance between the SS pin and AGND increases the slow start time. Increasing the slow start time will reduce inrush current. Table 8 shows an additional SS capacitor connected to the SS/TR pin and the STSEL pin connected to AGND. See Table 8 below for SS capacitor values and timing interval.



Figure 32. Slow-Start Capacitor (C<sub>SS</sub>) and STSEL Connection

Table 8. Slow-Start Capacitor Values and Slow-Start Time

| C <sub>SS</sub> (nF) | open | 3.3 | 4.7 | 10  | 15  | 22  | 33  |
|----------------------|------|-----|-----|-----|-----|-----|-----|
| SS Time (msec)       | 1.2  | 2.1 | 2.5 | 3.8 | 5.1 | 7.0 | 9.8 |



#### 9.18 Overcurrent Protection

For protection against load faults, the TPS84A20 incorporates output overcurrent protection. The overcurrent protection mode can be selected using the OCP\_SEL pin. Leaving the OCP\_SEL pin open selects hiccup mode and connecting it to AGND selects cycle-by-cycle mode. In hiccup mode, applying a load that exceeds the regulator's overcurrent threshold causes the regulated output to shut down. Following shutdown, the module periodically attempts to recover by initiating a soft-start power-up as shown in Figure 33. This is described as a hiccup mode of operation, whereby the module continues in a cycle of successive shutdown and power up until the load fault is removed. During this period, the average current flowing into the fault is significantly reduced which reduces power dissipation. Once the fault is removed, the module automatically recovers and returns to normal operation as shown in Figure 34.

In cycle-by-cycle mode, applying a load that exceeds the regulator's overcurrent threshold limits the output current and reduces the output voltage as shown in Figure 35. During this period, the current flowing into the fault remains high causing the power dissipation to stay high as well. Once the overcurrent condition is removed, the output voltage returns to the set-point voltage as shown in Figure 36.



Submit Documentation Feedback

Copyright © 2013–2017, Texas Instruments Incorporated



### 9.19 Synchronization (CLK)

An internal phase locked loop (PLL) has been implemented to allow synchronization between 200 kHz and 1200 kHz, and to easily switch from RT mode to CLK mode. To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition lower than 0.5 V and higher than 2.0 V. The start of the switching cycle is synchronized to the falling edge of RT/CLK pin. In applications where both RT mode and CLK mode are needed, the device can be configured as shown in Figure 37.

Before the external clock is present, the device works in RT mode and the switching frequency is set by RT resistor. When the external clock is present, the CLK mode overrides the RT mode. The first time the CLK pin is pulled above the RT/CLK high threshold (2.0 V), the device switches from RT mode to CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. It is not recommended to switch from CLK mode back to RT mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by the RT resistor (R<sub>RT</sub>).



Figure 37. RT/CLK Configuration

The synchronization frequency must be selected based on the output voltages of the devices being synchronized. Table 9 shows the allowable frequencies for a given range of output voltages. For the most efficient solution, always synchronize to the lowest allowable frequency. For example, an application requires synchronizing three TPS84A20 devices with output voltages of 1.0 V, 1.2 V and 1.8 V, all powered from PVIN = 12 V. Table 9 shows that all three output voltages should be synchronized to 300 kHz.

Table 9. Synchronization Frequency vs Output Voltage

|                                    | PVIN                | = 12 V  | PVIN                       | = 5 V |  |  |
|------------------------------------|---------------------|---------|----------------------------|-------|--|--|
| SYNCHRONIZATION<br>FREQUENCY (kHz) | V <sub>OUT</sub> RA | NGE (V) | V <sub>OUT</sub> RANGE (V) |       |  |  |
| 1112021101 (1112)                  | MIN                 | MAX     | MIN                        | MAX   |  |  |
| 200                                | 0.6                 | 1.3     | 0.6                        | 1.5   |  |  |
| 300                                | 0.8                 | 2.0     | 0.6                        | 4.3   |  |  |
| 400                                | 1.1                 | 2.5     | 0.6                        | 4.3   |  |  |
| 500                                | 1.4                 | 3.4     | 0.6                        | 4.3   |  |  |
| 600                                | 1.6                 | 5.0     | 0.7                        | 4.3   |  |  |
| 700                                | 1.9                 | 5.5     | 0.8                        | 4.3   |  |  |
| 800                                | 2.1                 | 5.5     | 0.9                        | 4.3   |  |  |
| 900                                | 2.4                 | 5.5     | 1.0                        | 4.3   |  |  |
| 1000                               | 2.7                 | 5.5     | 1.1                        | 4.3   |  |  |
| 1100                               | 2.9                 | 5.5     | 1.3                        | 4.3   |  |  |
| 1200                               | 3.2                 | 5.5     | 1.4                        | 4.3   |  |  |



# 9.20 Sequencing (SS/TR)

Many of the common power supply sequencing methods can be implemented using the SS/TR, INH and PWRGD pins. The sequential method is illustrated in Figure 38 using two TPS84A20 devices. The PWRGD pin of the first device is coupled to the INH pin of the second device which enables the second power supply once the primary supply reaches regulation. Figure 39 shows sequential turn-on waveforms of two TPS84A20 devices.



Simultaneous power supply sequencing can be implemented by connecting the resistor network of R1 and R2 shown in Figure 40 to the output of the power supply that needs to be tracked or to another voltage reference source. The tracking voltage must exceed 750 mV before  $V_{\text{OUT2}}$  reaches its set-point voltage. Figure 41 shows simultaneous turn-on waveforms of two TPS84A20 devices. Use Equation 3 and Equation 4 to calculate the values of R1 and R2.

R1 = 
$$\frac{(V_{OUT2} \times 12.6)}{0.6} (k\Omega)$$
 R2 =  $\frac{0.6 \times R1}{(V_{OUT2} - 0.6)} (k\Omega)$  (4)



Submit Documentation Feedback

Copyright © 2013–2017, Texas Instruments Incorporated



# 9.21 Programmable Undervoltage Lockout (UVLO)

The TPS84A20 implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO rising threshold is 4.5 V(max) with a typical hysteresis of 150 mV.

If an application requires either a higher UVLO threshold on the VIN pin or a higher UVLO threshold for a combined VIN and PVIN, then the UVLO pin can be configured as shown in Figure 42 or Figure 43. Table 10 lists standard values for  $R_{\rm UVLO1}$  and  $R_{\rm UVLO2}$  to adjust the VIN UVLO voltage up.



Table 10. Standard Resistor values for Adjusting VIN UVLO

| VIN UVLO (V)              | 5.0  | 5.5  | 6.0  | 6.5  | 7.0  | 7.5  | 8.0  | 8.5  | 9.0  | 9.5  | 10.0 |
|---------------------------|------|------|------|------|------|------|------|------|------|------|------|
| $R_{UVLO1}$ (k $\Omega$ ) | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 |
| $R_{UVLO2}$ (k $\Omega$ ) | 21.5 | 18.7 | 16.9 | 15.4 | 14.0 | 13.0 | 12.1 | 11.3 | 10.5 | 9.76 | 9.31 |
| Hysteresis (mV)           | 400  | 415  | 430  | 450  | 465  | 480  | 500  | 515  | 530  | 550  | 565  |

For a split rail application, if a secondary UVLO on PVIN is required, VIN must be  $\geq$  4.5V. Figure 44 shows the PVIN UVLO configuration. Use Table 11 to select  $R_{UVLO1}$  and  $R_{UVLO2}$  for PVIN. If PVIN UVLO is set for less than 3.0 V, a 5.1-V zener diode should be added to clamp the voltage on the UVLO pin below 6 V.



Figure 44. Adjustable PVIN Undervoltage Lockout, (VIN ≥4.5 V)

Table 11. Standard Resistor Values for Adjusting PVIN UVLO, (VIN ≥4.5 V)

| PVIN UVLO (V)                   | 2.9  | 3.0  | 3.5  | 4.0  | 4.5  |                                                                |
|---------------------------------|------|------|------|------|------|----------------------------------------------------------------|
| $R_{UVLO1}\left(k\Omega\right)$ | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 |                                                                |
| $R_{UVLO2}\left(k\Omega\right)$ | 47.5 | 44.2 | 34.8 | 28.7 | 24.3 | For higher PVIN UVLO voltages see Table 10 for resistor values |
| Hysteresis (mV)                 | 330  | 335  | 350  | 365  | 385  | Table to let redicter values                                   |



### 9.22 Layout Considerations

To achieve optimal electrical and thermal performance, an optimized PCB layout is required. Figure 45 thru Figure 48, shows a typical PCB layout. Some considerations for an optimized layout are:

- Use large copper areas for power planes (PVIN, VOUT, and PGND) to minimize conduction loss and thermal stress.
- Place ceramic input and output capacitors close to the device pins to minimize high frequency noise.
- Locate additional output capacitors between the ceramic capacitor and the load.
- Keep AGND and PGND separate from one another.
- Place  $R_{SET}$ ,  $R_{RT}$ , and  $C_{SS}$  as close as possible to their respective pins.
- Use multiple vias to connect the power planes to internal layers.



Figure 45. Typical Top-Layer Layout



Figure 46. Typical Layer-2 Layout



Figure 47. Typical Layer 3 Layout



Figure 48. Typical Bottom-Layer Layout

Submit Documentation Feedback

Copyright © 2013-2017, Texas Instruments Incorporated



#### 9.23 EMI

The TPS84A20 is compliant with EN55022 Class B radiated emissions. Figure 49 and Figure 50 show typical examples of radiated emissions plots for the TPS84A20 operating from 5V and 12V respectively. Both graphs include the plots of the antenna in the horizontal and vertical positions.





Figure 50. Radiated Emissions 12-V Input, 1.8-V Output, 10-A Load (EN55022 Class B)



# 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Original (MARCH 2013) to Revision A             | Page |
|----|-------------------------------------------------------------|------|
| •  | Added peak reflow and maximum number of reflows information | 2    |
| •  | Added Parallel Operation section                            | 18   |



# PACKAGE OPTION ADDENDUM

14-Jun-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                               | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPS84A20RVQR     | ACTIVE | B3QFN        | RVQ                | 42   | 500            | RoHS (In<br>Work) & Green<br>(In Work) | CU NIPDAU        | Level-3-240C-168 HR | -40 to 85    | (54020 ~ TPS84A20)   | Samples |
| TPS84A20RVQT     | ACTIVE | B3QFN        | RVQ                | 42   | 250            | RoHS (In<br>Work) & Green<br>(In Work) | CU NIPDAU        | Level-3-240C-168 HR | -40 to 85    | (54020 ~ TPS84A20)   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

14-Jun-2017

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- $\cancel{\mathbb{D}}$  The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane.



# RVQ (R-PB3QFN-N42)

PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



# RVQ (S-PB3QFN-N42)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- D. See next page for stencil design recommendation.





NOTES:

E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.