TS3A4741, TS3A4742 SCDS228F - AUGUST 2006 - REVISED DECEMBER 2015 # TS3A474x 0.9-Ω Low-Voltage Single-Supply 2-Channel SPST Analog Switches #### 1 Features - Low ON-State Resistance (R<sub>on</sub>) - 0.9-Ω Max (3-V Supply) - 1.5- $\Omega$ Max (1.8-V Supply) - 0.4-Ω Max R<sub>on</sub> Flatness (3-V Supply) - 1.6-V to 3.6-V Single-Supply Operation - Available in SOT-23 and VSSOP Packages - High Current-Handling Capacity (100 mA Continuous) - 1.8-V CMOS Logic Compatible (3-V Supply) - Fast Switching: t<sub>ON</sub> = 14 ns, t<sub>OFF</sub> = 9 ns ## 2 Applications - Power Routing - · Battery-Powered Systems - · Audio and Video Signal Routing - Low-Voltage Data-Acquisition Systems - · Communications Circuits - PCMCIA Cards - Cellular Phones - Modems - Hard Drives ## 3 Description The TS3A4741 and TS3A4742 are bi-directional, 2-channel single-pole/single-throw (SPST) analog switches with low ON-state resistance (R<sub>on</sub>), low-voltage, that operate from a single 1.6-V to 3.6-V supply. These devices have fast switching speeds, handle rail-to-rail analog signals, and consume very low quiescent power. The digital logic input is 1.8-V CMOS compatible when using a single 3-V supply. The TS3A4741 has two normally open (NO) switches, and the TS3A4742 has two normally closed (NC) switches. ### **Device Information**(1) | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | | | | |-------------|-----------|-------------------|--|--|--|--|--| | TS3A4741 | SOT (8) | 2.90 mm x 1.63 mm | | | | | | | | VSSOP (8) | 3.00 mm × 3.00 mm | | | | | | | TS3A4742 | SOT (8) | 2.90 mm x 1.63 mm | | | | | | | | VSSOP (8) | 3.00 mm × 3.00 mm | | | | | | (1) For all available packages, see the orderable addendum at the end of the datasheet. ## **Table of Contents** | 1 | Features 1 | | 8.2 Functional Block Diagram | | |---|-----------------------------------------------|----|--------------------------------------------------|----| | 2 | Applications 1 | | 8.3 Feature Description | | | 3 | Description 1 | | 8.4 Device Functional Modes | 14 | | 4 | Revision History | 9 | Application and Implementation | | | 5 | Pin Configuration and Functions3 | | 9.1 Application Information | 1 | | 6 | Specifications | | 9.2 Typical Application | 1 | | • | 6.1 Absolute Maximum Ratings | 10 | Power Supply Recommendations | 17 | | | 6.2 ESD Ratings | 11 | Layout | 17 | | | 6.3 Recommended Operating Conditions 4 | | 11.1 Layout Guidelines | 1 | | | 6.4 Thermal Information | | 11.2 Layout Example | 1 | | | 6.5 Electrical Characteristics (3-V Supply) | 12 | Device and Documentation Support | 18 | | | 6.6 Electrical Characteristics (1.8-V Supply) | | 12.1 Related Links | 18 | | | 6.7 Typical Characteristics | | 12.2 Trademarks | 18 | | 7 | Parameter Measurement Information | | 12.3 Electrostatic Discharge Caution | 18 | | 8 | Detailed Description 14 | | 12.4 Glossary | 18 | | J | 8.1 Overview | 13 | Mechanical, Packaging, and Orderable Information | | ## 4 Revision History | CI | hanges from Revision E (December 2014) to Revision F | Page | |----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Changed DCN package to clarify switch configuration. | 3 | | • | Changed the V <sub>IN</sub> MAX value in the <i>Recommended Operating Conditions</i> table from: 1.8 V to: V <sub>CC</sub> | 4 | | CI | hanges from Revision D (June 2014) to Revision E | Page | | • | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical Packaging, and Orderable Information section. | | Submit Documentation Feedback Copyright © 2006–2015, Texas Instruments Incorporated # 5 Pin Configuration and Functions #### **Pin Functions** | | | PIN | | | | | |------|-------|------|------|----------|-----|--------------------------------------------| | NAME | TS3A4 | 1741 | T: | TS3A4742 | | DESCRIPTION | | | MSOP | SOT | MSOP | SOT | | | | COM1 | 2 | 7 | 2 | 7 | I/O | Common | | COM2 | 6 | 4 | 6 | 4 | I/O | Common | | GND | 4 | 5 | 4 | 5 | _ | Ground | | IN1 | 7 | 1 | 7 | 1 | 1 | Digital control to connect COM to NO or NC | | IN2 | 3 | 6 | 3 | 6 | I | Digital control to connect COM to NO or NC | | NC1 | _ | _ | 1 | 8 | I/O | Normally closed | | NC2 | _ | _ | 5 | 3 | I/O | Normally closed | | NO1 | 1 | 8 | _ | _ | I/O | Normally open | | NO2 | 5 | 3 | _ | _ | I/O | Normally open | | VCC | 8 | 2 | 8 | 2 | 1 | Power supply | ## 6 Specifications ## 6.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-----------------------------------------------------------|------------------------------------------------|-----------------------------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage reference to GND <sup>(2)</sup> | -0.3 | 4 | | | | $\begin{matrix} V_{NO} \\ V_{COM} \\ V_{IN} \end{matrix}$ | Analog and digital voltage | | -0.3 | V <sub>CC</sub> + 0.3 | V | | I <sub>NO</sub><br>I <sub>COM</sub> | On-state switch current | $V_{NO}$ , $V_{COM} = 0$ to $V_{CC}$ | -100 | 100 | | | $I_{CC}$ $I_{GND}$ | Continuous current through $V_{CC}$ or GND | | | ±100 | mA | | | Peak current pulsed at 1 ms, 10% duty cycle | COM, V <sub>NO</sub> , V <sub>COM</sub> | | ±200 | | | $T_A$ | Operating temperature | | -40 | 85 | | | $T_{J}$ | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | · | -65 | 150 | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±4000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |--------------------|------------------------------------|-----|-----------------|------| | V <sub>CC</sub> | Supply voltage reference to ground | 1.6 | 3.6 | V | | $V_{NO} \ V_{COM}$ | Analog voltage | 0 | 3.6 | | | V <sub>IN</sub> | Digital Voltage | 0 | V <sub>CC</sub> | | ### 6.4 Thermal Information | | | TS3A474x | | |-------------------------------|----------------------------------------------|----------|------| | THERMAL METRIC <sup>(1)</sup> | | DCN/DGK | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 214.8 | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 191.0 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 113.1 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 52.4 | | | ΨЈВ | Junction-to-board characterization parameter | 110.2 | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> Signals on COM or NO exceeding V<sub>CC</sub> or GND are clamped by internal diodes. Limit forward diode current to maximum current rating. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.5 Electrical Characteristics (3-V Supply)(1)(2) $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}, T_{A} = -40 \text{ to } 85^{\circ}\text{C}, V_{IH} = 1.4 \text{ V}, V_{II} = 0.5 \text{ V (unless otherwise noted)}$ | | PARAMETER | TEST CONDITION | ONS | T <sub>A</sub> | MIN | TYP <sup>(3)</sup> | MAX | UNIT | | |------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------|----------------|------------|--------------------|----------------|-------|--| | ANALOG SWIT | ГСН | | | | | | | | | | V <sub>COM</sub> , V <sub>NO</sub> , V <sub>NO</sub> | Analog signal range | | | | 0 | | V <sub>+</sub> | V | | | D | ONI state resistance | $V_{CC} = 2.7 \text{ V}, I_{COM} = -10$ | 00 mA, | 25°C | | 0.7 | 0.9 | | | | R <sub>on</sub> | ON-state resistance | $V_{NO}$ , $V_{NC} = 1.5 \text{ V}$ | • | Full | | | 1.1 | Ω | | | AD | ON-state resistance match between | $V_{CC} = 2.7 \text{ V}, I_{COM} = -10$ | 00 mA, | 25°C | | 0.03 | 0.05 | | | | $\Delta R_{on}$ | channels (4) | $V_{NO}$ , $V_{NC} = 1.5 \text{ V}$ | | Full | | | 0.15 | Ω | | | D | ON-state resistance flatness <sup>(5)</sup> | $V_{CC} = 2.7 \text{ V}, I_{COM} = -10$ | 00 mA, | 25°C | | 0.23 | 0.4 | Ω | | | R <sub>on(flat)</sub> | ON-State resistance nativess V | $V_{NO}, V_{NC} = 1 \text{ V}, 1.5 \text{ V}, 2$ | 2 V | Full | | | 0.5 | | | | l | NO | $V_{CC} = 3.6 \text{ V}, V_{COM} = 0.3$ | 3 V, 3 V, | 25°C | -2 | 1 | 2 | nA | | | I <sub>NO(OFF)</sub> | OFF leakage current <sup>(6)</sup> | $V_{NO} = 3 \text{ V}, 0.3 \text{ V}$ | | Full | -18 | | 18 | IIA | | | 1 | COM | $V_{CC} = 3.6 \text{ V}, V_{COM} = 0.3$ | 3 V, 3 V, | 25°C | -2 | 1 | 2 | nA | | | ICOM(OFF) | OFF leakage current <sup>(6)</sup> | $V_{NO} = 3 \text{ V}, 0.3 \text{ V}$ | | Full | -18 | | 18 | IIA | | | la accessor | COM | $V_{CC} = 3.6 \text{ V}, V_{COM} = 0.3$ | 3 V, 3 V, | 25°C | -2.5 | 0.01 | 2.5 | nA | | | ICOM(ON) | ON leakage current <sup>(6)</sup> | $V_{NO} = 0.3 \text{ V}, 3 \text{ V}, \text{ or floa}$ | ting | Full | <b>–</b> 5 | | 5 | IIA | | | DYNAMIC | | | | | | | | | | | tou | Turn-on time | $V_{NO}, V_{NC} = 1.5 V, R_{L} =$ | 50 Ω, | 25°C | | 5 | 14 | ns | | | t <sub>ON</sub> | Turr on time | $C_L = 35 \text{ pF}, \text{ See Figure}$ | C <sub>L</sub> = 35 pF, See Figure 14 | | | | 15 | 115 | | | torr | Turn-off time | $V_{NO}, V_{NC} = 1.5 \text{ V}, R_L = 50 \Omega,$<br>$C_L = 35 \text{ pF}, \text{ See Figure 14}$ | | 25°C | | 4 | 9 | ns | | | toff | rum on time | | | Full | | | 10 | | | | $Q_C$ | Charge injection | $V_{GEN} = 0$ , $R_{GEN} = 0$ , $C_L = 1$ nF,<br>See Figure 15 | | 25°C | | 3 | | pC | | | C <sub>NO(OFF)</sub> | NO OFF capacitance | f = 1 MHz, See Figure 1 | 6 | 25°C | | 23 | | Į. | | | $C_{\text{COM(OFF)}}$ | COM OFF capacitance | f = 1 MHz, See Figure 1 | 6 | 25°C | | 20 | | pF | | | C <sub>COM(ON)</sub> | COM ON capacitance | f = 1 MHz, See Figure 1 | 6 | 25°C | | 43 | | | | | BW | Bandwidth | $R_L = 50 \Omega$ , Switch ON | | 25°C | | 125 | | MHz | | | • | OFF : (7) | $R_L = 50 \Omega, C_L = 5 pF,$ | f = 10<br>MHz | 0500 | -40 | | | JD. | | | O <sub>ISO</sub> | OFF isolation (7) | See Figure 17 | f = 1 | 25°C | | -62 | | dB | | | | | MHz | | | | -02 | | | | | | | D 5000 5 = 5 | f = 10<br>MHz | | | -73 | | | | | $X_{TALK}$ | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 17 | f = 1 | 25°C | | | | dB | | | | | | MHz | | | <b>-</b> 95 | | | | | | | | R <sub>L</sub> = 32 | | | 0.04% | | | | | THD | Total harmonic distortion | f = 20 Hz to 20 kHz, | Ω | 25°C | | 0.0470 | | i | | | | | $V_{COM} = 2 V_{P-P}$ | $R_L = 600$ | | | 0.003% | | | | | DIGITAL CONT | TROL INPUTS (IN1, IN2) | | | | | | | | | | V <sub>IH</sub> | Input logic high | | | Full | 1.4 | | | V | | | V <sub>IL</sub> | Input logic low | | | Full | | | 0.5 | V<br> | | | L | Input lookage current | V 0 27 V | | 25°C | | 0.5 | 1 | nΛ | | | I <sub>IN</sub> | Input leakage current | $V_I = 0$ or $V_{CC}$ | | Full | -20 | | 20 | nA | | | SUPPLY | | | | _ | | | | _ | | - (1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. - Parts are tested at 85°C and specified by design and correlation over the full temperature range. - (3) Typical values are at $V_{CC} = 3 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . - $\Delta R_{on} = R_{on(max)} R_{on(min)}$ Flatness is defined as the difference between the maximum and minimum value of $r_{on}$ as measured over the specified analog signal - Leakage parameters are 100% tested at the maximum-rated hot operating temperature and specified by correlation at $T_A = 25$ °C. OFF isolation = $20_{log}10$ ( $V_{COM}/V_{NO}$ ), $V_{COM} = output$ , $V_{NO} = input$ to OFF switch # Electrical Characteristics (3-V Supply)<sup>(1)(2)</sup> (continued) $V_{CC}$ = 2.7 V to 3.6 V, $T_A$ = -40 to 85°C, $V_{IH}$ = 1.4 V, $V_{IL}$ = 0.5 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP <sup>(3)</sup> MAX | UNIT | |----------|-------------------------|---------------------------------------------------------|------|-----|------------------------|------| | $V_{CC}$ | Power-supply range | | | 2.7 | 3.6 | ٧ | | | Desitive europhy europa | V 26 V V 0 0 7 V | 25°C | | 0.075 | | | ICC | Positive-supply current | $V_{CC} = 3.6 \text{ V}, V_{IN} = 0 \text{ or } V_{CC}$ | Full | | 0.75 | μA | ## 6.6 Electrical Characteristics (1.8-V Supply)(1) (2) $V_{cc} = 1.65 \text{ V}$ to 1.95 V, $T_{A} = -40 \text{ to } 85^{\circ}\text{C}$ , $V_{IJ} = 1 \text{ V}$ , $V_{IJ} = 0.4 \text{ V}$ (unless otherwise noted) | | PARAMETER | TEST COND | ITIONS | T <sub>A</sub> | MIN | TYP <sup>(2)</sup> | MAX | UNIT | |---------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------|-----------|--------------------|----------------|----------| | ANALOG SV | WITCH | | | , , | | | | | | V <sub>COM</sub> , V <sub>NO</sub> ,<br>V <sub>NC</sub> | Analog signal range | | | | 0 | | V <sub>+</sub> | V | | R <sub>on</sub> | ON-state resistance | $V_{CC} = 1.8 \text{ V}, I_{COM} = -10 \text{ V}_{NO}, V_{NC} = 0.9 \text{ V}$ | 0 mA, | 25 °C<br>Full | | 1 | 1.5 | Ω | | ΔR <sub>on</sub> | ON-state resistance match between channels <sup>(1)</sup> | $V_{CC} = 1.8 \text{ V}, I_{COM} = -10$ | 0 mA, | 25 °C | | 0.09 | 0.15 | Ω | | | ON-state resistance flatness (3) | $V_{NO}, V_{NC} = 0.9 \text{ V}$ $V_{CC} = 1.8 \text{ V}, I_{COM} = -10 \text{ V}$ | 0 mA, | Full<br>25 °C | | 0.7 | 0.25 | Ω | | R <sub>on(flat)</sub> | ON-State resistance natiress ( | $0 \le V_{NO}, V_{NC} \le V_{CC}$ | | Full | | | 1.5 | 12 | | I <sub>NO(OFF)</sub> | NO<br>OFF leakage current <sup>(4)</sup> | $V_{CC} = 1.95 \text{ V}, V_{COM} = 0$<br>$V_{NO} = 1.8 \text{ V}, 0.15 \text{ V}$ | 0.15 V, 1.65 V, | 25 °C<br>Full | -1<br>-10 | 0.5 | 10 | nA | | I <sub>COM(OFF)</sub> | COM<br>OFF leakage current <sup>(4)</sup> | V <sub>CC</sub> = 1.95 V, V <sub>COM</sub> = 0<br>V <sub>NO</sub> , = 1.8 V, 0.15 V | 0.15 V, 1.65 V, | 25 °C<br>Full | -1<br>-10 | 0.5 | 1 | nA | | I <sub>COM(ON)</sub> | COM ON leakage current <sup>(4)</sup> | $V_{CC} = 1.95 \text{ V}, V_{COM} = 0.000 \text{ V}$ $V_{NO} = 0.15 \text{ V}, 1.65 \text{ V}, 0.000 \text{ V}$ | | 25 °C | -1 | 0.01 | 1 | nA | | . , | ON leakage culterit | V <sub>NO</sub> = 0.13 V, 1.03 V, 0 | i iloating | Full | -3 | | 3 | | | t <sub>ON</sub> | Turn-on time | V <sub>NO</sub> , V <sub>NC</sub> = 1.5 V, R <sub>L</sub> = | 50 Ω, | 25 °C | | 6 | 18 | ns | | t <sub>OFF</sub> | Turn-off time | $C_L = 35 \text{ pF}$ , See Figure<br>$V_{NO}$ , $V_{NC} = 1.5 \text{ V}$ , $R_L =$ | 50 Ω, | Full<br>25 °C | | 5 | 20<br>10 | ns | | WFF | rum on une | C <sub>L</sub> = 35 pF, See Figure 14 | | Full | | | 12 | 113 | | $Q_C$ | Charge injection | V <sub>GEN</sub> = 0, R <sub>GEN</sub> = 0, C <sub>L</sub><br>See Figure 15 | = 1 nF, | 25 °C | | 3.2 | | рC | | C <sub>NO(OFF)</sub> | NO OFF capacitance | f = 1 MHz, See Figure 1 | | 25 °C | | 23 | | - | | C <sub>COM(OFF)</sub> | COM OFF capacitance | f = 1 MHz, See Figure 1 | | 25 °C | | 20 | | pF | | C <sub>COM(ON)</sub> | COM ON capacitance | f = 1 MHz, See Figure 1 | 6 | 25 °C | | 43 | | | | BW | Bandwidth | $R_L = 50 \Omega$ , Switch ON | | 25 °C | | 123 | | MHz | | O <sub>ISO</sub> | OFF isolation <sup>(5)</sup> | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 17 | f = 10 MHz<br>f = 100 MHz | 25 °C | | -61<br>-36 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 17 | f = 10 MHz<br>f = 100 MHz | 25 °C | | -95<br>-73 | | dB | | THD | Total harmonic distortion | f = 20 Hz to 20 kHz,<br>V <sub>COM</sub> = 2 V <sub>P-P</sub> | $R_L = 32 \Omega$<br>$R_I = 600 \Omega$ | 25 °C | | 0.14% | | | | DIGITAL CO | ONTROL INPUTS (IN1, IN2) | | · ·L | | | | | | | V <sub>IH</sub> | Input logic high | | | Full | 1 | | | | | V <sub>IL</sub> | Input logic low | | | Full | | | 0.4 | V | | I <sub>IN</sub> | Input leakage current | V <sub>I</sub> = 0 or V <sub>CC</sub> | | 25 °C<br>Full | -10 | 0.1 | 5<br>10 | nA | | SUPPLY | | l | | - | | | | <u> </u> | | V <sub>CC</sub> | Power-supply range | | | | 1.65 | | 1.95 | V | | I <sub>CC</sub> | Positive-supply current | V <sub>I</sub> = 0 or V <sub>CC</sub> | | 25 °C<br>Full | | | 0.05 | μΑ | <sup>(1)</sup> ΔR<sub>on</sub> = R<sub>on(max)</sub> - R<sub>on(min)</sub> (2) Typical values are at T<sub>A</sub> = 25°C. (3) Flatness is defined as the difference between the maximum and minimum value of r<sub>on</sub> as measured over the specified analog signal Leakage parameters are 100% tested at the maximum-rated hot operating temperature and specified by correlation at T<sub>A</sub> = 25°C. OFF isolation = $20_{log}10$ ( $V_{COM}/V_{NO}$ ), $V_{COM}$ = output, $V_{NO}$ = input to OFF switch ## 6.7 Typical Characteristics Product Folder Links: TS3A4741 TS3A4742 Submit Documentation Feedback Copyright © 2006–2015, Texas Instruments Incorporated ## **Typical Characteristics (continued)** ## **Typical Characteristics (continued)** Submit Documentation Feedback Copyright © 2006–2015, Texas Instruments Incorporated ## 7 Parameter Measurement Information Figure 14. Switching Times Figure 15. Charge Injection (Q<sub>C</sub>) ## **Parameter Measurement Information (continued)** Figure 16. NO and COM Capacitance Measurements are standardized against short at socket terminals. OFF isolation is measured between COM and OFF terminals on each switch. Bandwidth is measured between content of terminals on each switch. Signal (1) Add 50-Ω termination for the content of direction through switch is reversed; worst values are recorded. OFF isolation = 20 $\log V_0/V_1$ **OFF** isolation Figure 17. OFF Isolation, Bandwidth, and Crosstalk Submit Documentation Feedback ## **Parameter Measurement Information (continued)** A. C<sub>L</sub> includes probe and jig capacitance. Figure 18. Total Harmonic Distortion (THD) ## 8 Detailed Description #### 8.1 Overview The TS3A4741 and TS3A4742 are bi-directional, 2-channel single-pole/single-throw (SPST) analog switches with low ON-state resistance (R<sub>on</sub>), low-voltage, that operate from a single 1.6-V to 3.6-V supply. These devices have fast switching speeds, handle rail-to-rail analog signals, and consume very low quiescent power. The digital logic input is 1.8-V CMOS compatible when using a single 3-V supply. The TS3A4741 has two normally open (NO) switches, and the TS3A4742 has two normally closed (NC) switches. ### 8.2 Functional Block Diagram ## 8.3 Feature Description The TS3A4741 and TS3A4742 has a low on resistance and high current handling capability up to 100 mA continuous current so it can be used for power sequencing and routing with minimal losses. The switch is also bidirectional with fast switching times in the 10 ns range which allows data acquisition and communication between multiple devices. With a 3-V supply these devices are compatible with standard 1.8-V CMOS logic. #### 8.4 Device Functional Modes **Table 1. Function Table** | IN | NO to COM, COM to NO<br>(TS3A4741) | NC to COM, COM to NC<br>(TS3A4742) | |----|------------------------------------|------------------------------------| | L | OFF | ON | | Н | ON | OFF | ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information Analog signals that range over the entire supply voltage ( $V_{CC}$ to GND) of the TS3A4741 and TS3A4742 can be passed with very little change in $R_{on}$ (see *Typical Characteristics*). The switches are bidirectional, so the NO, NC, and COM pins can be used as either inputs or outputs. ### 9.2 Typical Application Figure 19. Typical Application Schematic #### 9.2.1 Design Requirements Ensure that all of the signals passing through the switch are within the specified ranges to ensure proper performance. #### 9.2.2 Detailed Design Procedure The TS3A474x can be properly operated without any external components. However, TI recommends that unused pins should be connected to ground through a $50-\Omega$ resistor to prevent signal reflections back into the device. TI also recommends that the digital control pins (INx) be pulled up to $V_{CC}$ or down to GND to avoid undesired switch positions that could result from the floating pin. ## **Typical Application (continued)** ## 9.2.3 Application Curve Figure 20. $R_{on}$ vs $V_{COM}$ ( $V_{CC}$ = 2.7 V) ## 10 Power Supply Recommendations Proper power-supply sequencing is recommended for all CMOS devices. Do not exceed the absolute maximum ratings, because stresses beyond the listed ratings can cause permanent damage to the device. Always sequence VCC on first, followed by NO, NC, or COM. Although it is not required, power-supply bypassing improves noise margin and prevents switching noise propagation from the VCC supply to other components. A $0.1-\mu F$ capacitor, connected from VCC to GND, is adequate for most applications. ## 11 Layout ## 11.1 Layout Guidelines High-speed switches require proper layout and design procedures for optimum performance. Reduce stray inductance and capacitance by keeping traces short and wide. Ensure that bypass capacitors are as close to the device as possible. Use large ground planes where possible. ### 11.2 Layout Example Figure 21. PCB Layout Example ## 12 Device and Documentation Support #### 12.1 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 2. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | | |----------|----------------|--------------|---------------------|---------------------|---------------------|--| | TS3A4741 | Click here | Click here | Click here | Click here | Click here | | | TS3A4742 | Click here | Click here | Click here | Click here | Click here | | #### 12.2 Trademarks All trademarks are the property of their respective owners. ## 12.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 12.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 5-Jun-2017 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------| | TS3A4741DCNR | ACTIVE | SOT-23 | DCN | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (8BLO ~ 8BLR) | Samples | | TS3A4741DGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | JYR | Samples | | TS3A4742DCNR | ACTIVE | SOT-23 | DCN | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (8BPO ~ 8BPR) | Samples | | TS3A4742DGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | L7R | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## **PACKAGE OPTION ADDENDUM** 5-Jun-2017 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 3-Aug-2017 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All differsions are norminal | | | | | | | | | | | | | |------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | TS3A4741DCNR | SOT-23 | DCN | 8 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TS3A4741DGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TS3A4742DCNR | SOT-23 | DCN | 8 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TS3A4742DGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | www.ti.com 3-Aug-2017 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TS3A4741DCNR | SOT-23 | DCN | 8 | 3000 | 202.0 | 201.0 | 28.0 | | TS3A4741DGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 | | TS3A4742DCNR | SOT-23 | DCN | 8 | 3000 | 202.0 | 201.0 | 28.0 | | TS3A4742DGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 | DCN (R-PDSO-G8) PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Package outline exclusive of metal burr & dambar protrusion/intrusion. - D. Package outline inclusive of solder plating. - E. A visual index feature must be located within the Pin 1 index area. - F. Falls within JEDEC MO-178 Variation BA. - G. Body dimensions do not include flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. DCN (R-PDSO-G8) PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. #### IMPORTANT NOTICE Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.