



# 4-20mA Current-Loop Transmitter

## **FEATURES**

- LOW QUIESCENT CURRENT: 130μA
- 5V REGULATOR FOR EXTERNAL CIRCUITS
- LOW SPAN ERROR: 0.05%
- LOW NONLINEARITY ERROR: 0.003%
- WIDE-LOOP SUPPLY RANGE: 7.5V to 40V
- MSOP-8 AND DFN-8 PACKAGES

## **APPLICATIONS**

- TWO-WIRE, 4-20mA CURRENT LOOP TRANSMITTER
- SMART TRANSMITTER
- INDUSTRIAL PROCESS CONTROL
- TEST SYSTEMS
- CURRENT AMPLIFIER
- VOLTAGE-TO-CURRENT AMPLIFIER

## DESCRIPTION

The XTR117 is a precision current output converter designed to transmit analog 4-20mA signals over an industry-standard current loop. It provides accurate current scaling and output current limit functions.

The on-chip voltage regulator (5V) can be used to power external circuitry. A current return pin ( $I_{RET}$ ) senses any current used in external circuitry to assure an accurate control of the output current.

The XTR117 is a fundamental building block of smart sensors using 4-20mA current transmission. The XTR117 is specified for operation over the extended industrial temperature range,  $-40^{\circ}$ C to  $+125^{\circ}$ C.

#### **RELATED 4-20mA PRODUCTS**

| XTR115 | 5V regulator output and 2.5V reference output   |
|--------|-------------------------------------------------|
| XTR116 | 5V regulator output and 4.096V reference output |

NOTE: For 4-20mA complete bridge and RTO conditioner solutions, see the XTR product family website at www.ti.com.



A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





#### **ABSOLUTE MAXIMUM RATINGS(1)**

| Power Supply, V+ (referenced to I <sub>O</sub> pin) +50V |
|----------------------------------------------------------|
| Input Voltage, (referenced to I <sub>RET</sub> pin)      |
| Output Current Limit Continuous                          |
| V <sub>REG</sub> , Short-Circuit Continuous              |
| Operating Temperature Range55°C to +125°C                |
| Storage Temperature Range55°C to +150°C                  |
| Junction Temperature                                     |
| ESD Rating (Human Body Model)                            |
| (Charged Device Model)                                   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

#### **ELECTROSTATIC DISCHARGE SENSITIVITY**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe

proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION(1)

| PRODUCT | PACKAGE-LEAD | PACKAGE DESIGNATOR | PACKAGE MARKING |  |  |
|---------|--------------|--------------------|-----------------|--|--|
| XTR117  | MSOP-8       | DGK                | BOZ             |  |  |
| XTR117  | DFN-8        | DRB                | BOY             |  |  |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### **PIN ASSIGNMENTS**





## **ELECTRICAL CHARACTERISTICS: V+ = +24V**

**Boldface** limits apply over the temperature range,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$ .

All specifications at  $T_A$  = +25°C, V+ = 24V,  $R_{IN}$  = 20k $\Omega$ , and TIP29C external transistor, unless otherwise noted.

| PARAMETER                    |                   |                                                |        | XTR117                    |          |                        |  |
|------------------------------|-------------------|------------------------------------------------|--------|---------------------------|----------|------------------------|--|
|                              |                   | CONDITION                                      | MIN    | TYP                       | MAX      | UNITS                  |  |
| ОUТРUТ                       |                   |                                                |        |                           |          |                        |  |
| Output Current Equation      | Io                |                                                |        | $I_0 = I_{IN} \times 100$ | )        |                        |  |
| Output Current, Linear Range |                   |                                                | 0.20   |                           | 25       | mA                     |  |
| Over-Scale Limit             | I <sub>LIM</sub>  |                                                |        | 32                        |          | mA                     |  |
| Under-Scale Limit            | I <sub>MIN</sub>  | $I_{REG} = 0$                                  |        | 0.13                      | 0.20     | mA                     |  |
| SPAN                         |                   |                                                |        |                           |          |                        |  |
| Span (Current Gain)          | s                 |                                                |        | 100                       |          | A/A                    |  |
| Error <sup>(1)</sup>         |                   | $I_0 = 200 \mu A \text{ to } 25 \text{mA}$     |        | ±0.05                     | ±0.4     | %                      |  |
| vs Temperature               |                   | T <sub>A</sub> = -40°C to +125°C               |        | ±3                        | ±20      | ppm/°C                 |  |
| Nonlinearity                 |                   | $I_0 = 200 \mu A \text{ to } 25 \text{mA}$     |        | ±0.003                    | ±0.02    | %                      |  |
| INPUT                        |                   |                                                |        |                           |          |                        |  |
| Offset Voltage (Op Amp)      | Vos               | $I_{IN} = 40\mu A$                             |        | ±100                      | ±500     | μV                     |  |
| vs Temperature               |                   | T <sub>A</sub> = -40°C to +125°C               |        | ±0.7                      | ±6       | μ <b>V</b> /° <b>C</b> |  |
| vs Supply Voltage, V+        |                   | V+ = 7.5V to 40V                               |        | +0.1                      | +2       | μV/V                   |  |
| Bias Current                 | I <sub>B</sub>    |                                                |        | -35                       |          | nA                     |  |
| vs Temperature               | -                 | $T_A = -40^{\circ}C$ to $+125^{\circ}C$        |        | 150                       |          | pA/°C                  |  |
| Noise: 0.1Hz to 10Hz         | e <sub>n</sub>    |                                                |        | 0.6                       |          | $\mu V_{PP}$           |  |
| DYNAMIC RESPONSE             |                   |                                                |        |                           |          |                        |  |
| Small-Signal Bandwidth       |                   | $C_{1,OOP} = 0, R_1 = 0$                       |        | 380                       |          | kHz                    |  |
| Slew Rate                    |                   | 2001 , 2                                       |        | 3.2                       |          | mA/μs                  |  |
| V <sub>RFG</sub> (2)         |                   |                                                |        |                           |          |                        |  |
| Voltage                      |                   |                                                |        | 5                         |          | V                      |  |
| Voltage Accuracy             |                   | $I_{BEG} = 0$                                  |        | ±0.05                     | ±0.1     | V                      |  |
| vs Temperature               | İ                 | T <sub>A</sub> = -40°C to +125°C               |        | ±0.1                      |          | mV/°C                  |  |
| vs Supply Voltage, V+        |                   | $V_{+} = 7.5V \text{ to } 40V$                 |        | 1                         |          | mV/V                   |  |
| vs Output Current            |                   |                                                | See Tv | ı<br>pical Charact        | eristics |                        |  |
| Short-Circuit Current        |                   |                                                | Í      | 12                        |          | mA                     |  |
| POWER SUPPLY                 |                   |                                                |        |                           |          |                        |  |
| Specified Voltage Range      | V+                |                                                |        | +24                       |          | V                      |  |
| Operating Voltage Range      |                   |                                                | +7.5   |                           | +40      | V                      |  |
| Quiescent Current            | IQ                |                                                |        | 130                       | 200      | μА                     |  |
| Over Temperature             | ~                 | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ |        |                           | 250      | μ <b>Α</b>             |  |
| TEMPERATURE RANGE            |                   |                                                |        |                           |          | <u> </u>               |  |
| Specified Range              |                   |                                                | -40    |                           | +125     | °C                     |  |
| Operating Range              |                   |                                                | -55    |                           | +125     | ∘C                     |  |
| Storage Range                |                   |                                                | -55    |                           | +150     | ∘C                     |  |
| Thermal Resistance           | $\theta_{\sf JA}$ |                                                |        |                           |          |                        |  |
| MSOP                         | OJA               |                                                |        | 150                       |          | °C/W                   |  |
| DFN                          |                   |                                                |        | 53                        |          | °C/W                   |  |

 $<sup>^{(1)}</sup>$  Does not include initial error or temperature coefficient of  $R_{\text{IN}}$ .

 $<sup>\</sup>ensuremath{^{(2)}}$  Voltage measured with respect to  $I_{\ensuremath{\mathsf{RET}}}$  pin.



#### TYPICAL CHARACTERISTICS: V+ = +2.7V to +5.5V

At  $T_A = +25^{\circ}C$ ,  $V_{+} = 24V$ ,  $R_{IN} = 20k\Omega$ , and TIP29C external transistor, unless otherwise noted.















## **APPLICATIONS INFORMATION**

#### **BASIC OPERATION**

The XTR117 is a precision current output converter designed to transmit analog 4-20mA signals over an industry-standard current loop. Figure 1 shows basic circuit connections with representative simplified input circuitry. The XTR117 is a two-wire current transmitter. Its input current (pin 2) controls the output current. A portion of the output current flows into the V+ power supply, pin 7. The remaining current flows in  $Q_1$ . External input circuitry connected to the XTR117 can be powered from  $V_{REG}$ . Current drawn from these terminals must be returned to  $I_{RET}$ , pin 3. The  $I_{RET}$  pin is a *local ground* for input circuitry driving the XTR117.

The XTR117 is a current-input device with a gain of 100. A current flowing into pin 2 produces  $I_O = 100 \times I_{IN}$ . The input voltage at the  $I_{IN}$  pin is zero (referred to the  $I_{RET}$  pin). A voltage input is converted to an input current with an external input resistor,  $R_{IN}$ , as shown in Figure 1. Typical full-scale input voltages range from 1V and upward. Full-scale inputs greater than 0.5V are recommend to minimize the effects of offset voltage and drift of A1.

#### **EXTERNAL TRANSISTOR**

The external transistor,  $Q_1$ , conducts the majority of the full-scale output current. Power dissipation in this transistor can approach 0.8W with high loop voltage (40V) and 20mA output current. The XTR117 is designed to use an external transistor to avoid on-chip, thermal-induced errors. Heat produced by  $Q_1$  will still cause ambient temperature changes that can influence the XTR117 performance. To minimize these effects, locate  $Q_1$  away from sensitive analog circuitry, including XTR117. Mount  $Q_1$  so that heat is conducted to the outside of the transducer housing.

The XTR117 is designed to use virtually any NPN transistor with sufficient voltage, current and power rating. Case style and thermal mounting considerations often influence the choice for any given application. Several possible choices are listed in Figure 1. A MOSFET transistor will not improve the accuracy of the XTR117 and is not recommended.



Figure 1. Basic Circuit Connections



#### MINIMUM OUTPUT CURRENT

The quiescent current of the XTR117 (typically  $130\mu A$ ) is the lower limit of its output current. Zero input current ( $I_{IN}=0$ ) will produce an  $I_O$  equal to the quiescent current. Output current will not begin to increase until  $I_{IN}>I_Q/100$ . Current drawn from  $V_{REG}$  will be added to this minimum output current. Up to 3.8mA is available to power external circuitry while still allowing the output current to go below 4mA.

#### OFFSETTING THE INPUT

A low-scale output of 4mA is produced by creating a  $40\mu A$  input current. This input current can be created with the proper value resistor from an external reference voltage ( $V_{REF}$ ) as shown in Figure 2.  $V_{REG}$  can be used as shown in Figure 2 but will not have the temperature stability of a high quality reference such as the REF3125.



Figure 2. Creating Low-Scale Offset

#### MAXIMUM OUTPUT CURRENT

The XTR117 provides accurate, linear output up to 25mA. Internal circuitry limits the output current to approximately 32mA to protect the transmitter and loop power/measurement circuitry.

It is possible to extend the output current range of the XTR117 by connecting an external resistor from pin 3 to pin 5, to change the current limit value. Since all output current must flow through internal resistors, it is possible to cause internal damage with excessive current. Output currents greater than 45mA may cause permanent damage.

#### **REVERSE-VOLTAGE PROTECTION**

The XTR117 low compliance voltage rating (minimum operating voltage) of 7.5V permits the use of various voltage protection methods without compromising operating range. Figure 3 shows a diode bridge circuit which allows normal operation even when the voltage connection lines are reversed. The bridge causes a two diode drop (approximately 1.4V) loss in loop supply voltage. This voltage drop results in a compliance voltage of approximately 9V—satisfactory for most applications. A diode can be inserted in series with the loop supply voltage and the V+ pin to protect against reverse output connection lines with only a 0.7V loss in loop supply voltage.



Figure 3. Reverse Voltage Operation and Over-Voltage Surge Protection



#### **OVER-VOLTAGE SURGE PROTECTION**

Remote connections to current transmitters can sometimes be subjected to voltage surges. It is prudent to limit the maximum surge voltage applied to the XTR117 to as low as practical. Various zener diode and surge clamping diodes are specially designed for this purpose. Select a clamp diode with as low a voltage rating as possible for best protection. Absolute maximum power-supply rating on the XTR117 is specified at +50V. Keep overvoltages and transients below +50V to ensure reliable operation when the supply returns to normal (7.5V to 40V).

Most surge protection zener diodes have a diode characteristic in the forward direction that will conduct excessive current, possibly damaging receiving-side circuitry if the loop connections are reversed. If a surge

protection diode is used, a series diode or diode bridge should be used for protection against reversed connections.

#### RADIO FREQUENCY INTERFERENCE

The long wire lengths of current loops invite radio frequency (RF) interference. RF interference can be rectified by the input circuitry of the XTR117 or preceding circuitry. This effect generally appears as an unstable output current that varies with the position of loop supply or input wiring. Interference may also enter at the input terminals. For integrated transmitter assemblies with short connections to the sensor, the interference more likely comes from the current loop connections.



Figure 4. Digital Control Methods





Figure 5. Complete 4-20mA Pressure Transducer Solution with PGA309 and XTR117

#### **DFN PACKAGE**

The XTR117 is offered in a DFN-8 package (also known as SON). The DFN is a QFN package with lead contacts on only two sides of the bottom of the package. This leadless package maximizes board space and enhances thermal and electrical characteristics through an exposed pad.

DFN packages are physically small, have a smaller routing area, improved thermal performance, and improved electrical parasitics. Additionally, the absence of external leads eliminates bent-lead issues.

The DFN package can be easily mounted using standard printed circuit board (PCB) assembly techniques. See Application Note, *QFN/SON PCB Attachment* (SLUA271) and Application Report, *Quad Flatpack No-Lead Logic Packages* (SCBA017), both available for download at www.ti.com.

The exposed leadframe die pad on the bottom of the package should be connected to  $I_{\text{RET}}$  or left unconnected.

#### **LAYOUT GUIDELINES**

The exposed leadframe die pad on the DFN package should be soldered to a thermal pad on the PCB. A mechanical drawing showing an example layout is attached at the end of this data sheet. Refinements to this layout may be required based on assembly process requirements. Mechanical drawings located at the end of this data sheet list the physical dimensions for the package and pad. The five holes in the landing pattern are optional, and are intended for use with thermal vias that connect the leadframe die pad to the heatsink area on the PCB.

Soldering the exposed pad significantly improves board-level reliability during temperature cycling, key push, package shear, and similar board-level tests. Even with applications that have low power dissipation, the exposed pad must be soldered to the PCB to provide structural integrity and long-term stability.





12-Aug-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp              | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|----------------------------|--------------|----------------|---------|
| XTR117AIDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | (3)<br>Level-3-260C-168 HR | -40 to 125   | (4/5)<br>BOZ   | Samples |
| XTR117AIDGKRG4   | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-3-260C-168 HR        | -40 to 125   | BOZ            | Samples |
| XTR117AIDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-3-260C-168 HR        | -40 to 125   | BOZ            | Samples |
| XTR117AIDGKTG4   | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-3-260C-168 HR        | -40 to 125   | BOZ            | Samples |
| XTR117AIDRBR     | ACTIVE | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-3-260C-168 HR        | -40 to 125   | ВОҮ            | Samples |
| XTR117AIDRBT     | ACTIVE | SON          | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-3-260C-168 HR        | -40 to 125   | BOY            | Samples |
| XTR117AIDRBTG4   | ACTIVE | SON          | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-3-260C-168 HR        | -40 to 125   | ВОҮ            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

12-Aug-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2013

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All ulfriensions are nominal | -               |                    |   |      |                          |                          |            |            |            |            |           |                  |
|------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| XTR117AIDGKR                 | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| XTR117AIDGKT                 | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| XTR117AIDRBR                 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| XTR117AIDRBT                 | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 24-Jul-2013



\*All dimensions are nominal

| 7 III GITTIOTIOTOTIO GITO TIOTITITAL |              |                 |      |      |             |            |             |
|--------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                               | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| XTR117AIDGKR                         | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| XTR117AIDGKT                         | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| XTR117AIDRBR                         | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| XTR117AIDRBT                         | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.